booke.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  17. *
  18. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  19. * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
  20. * Scott Wood <scottwood@freescale.com>
  21. * Varun Sethi <varun.sethi@freescale.com>
  22. */
  23. #include <linux/errno.h>
  24. #include <linux/err.h>
  25. #include <linux/kvm_host.h>
  26. #include <linux/gfp.h>
  27. #include <linux/module.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/fs.h>
  30. #include <asm/cputable.h>
  31. #include <linux/uaccess.h>
  32. #include <asm/kvm_ppc.h>
  33. #include <asm/cacheflush.h>
  34. #include <asm/dbell.h>
  35. #include <asm/hw_irq.h>
  36. #include <asm/irq.h>
  37. #include <asm/time.h>
  38. #include "timing.h"
  39. #include "booke.h"
  40. #define CREATE_TRACE_POINTS
  41. #include "trace_booke.h"
  42. unsigned long kvmppc_booke_handlers;
  43. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  44. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  45. struct kvm_stats_debugfs_item debugfs_entries[] = {
  46. { "mmio", VCPU_STAT(mmio_exits) },
  47. { "sig", VCPU_STAT(signal_exits) },
  48. { "itlb_r", VCPU_STAT(itlb_real_miss_exits) },
  49. { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) },
  50. { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) },
  51. { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) },
  52. { "sysc", VCPU_STAT(syscall_exits) },
  53. { "isi", VCPU_STAT(isi_exits) },
  54. { "dsi", VCPU_STAT(dsi_exits) },
  55. { "inst_emu", VCPU_STAT(emulated_inst_exits) },
  56. { "dec", VCPU_STAT(dec_exits) },
  57. { "ext_intr", VCPU_STAT(ext_intr_exits) },
  58. { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
  59. { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
  60. { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
  61. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  62. { "doorbell", VCPU_STAT(dbell_exits) },
  63. { "guest doorbell", VCPU_STAT(gdbell_exits) },
  64. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  65. { NULL }
  66. };
  67. /* TODO: use vcpu_printf() */
  68. void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
  69. {
  70. int i;
  71. printk("pc: %08lx msr: %08llx\n", vcpu->arch.regs.nip,
  72. vcpu->arch.shared->msr);
  73. printk("lr: %08lx ctr: %08lx\n", vcpu->arch.regs.link,
  74. vcpu->arch.regs.ctr);
  75. printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
  76. vcpu->arch.shared->srr1);
  77. printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
  78. for (i = 0; i < 32; i += 4) {
  79. printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
  80. kvmppc_get_gpr(vcpu, i),
  81. kvmppc_get_gpr(vcpu, i+1),
  82. kvmppc_get_gpr(vcpu, i+2),
  83. kvmppc_get_gpr(vcpu, i+3));
  84. }
  85. }
  86. #ifdef CONFIG_SPE
  87. void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
  88. {
  89. preempt_disable();
  90. enable_kernel_spe();
  91. kvmppc_save_guest_spe(vcpu);
  92. disable_kernel_spe();
  93. vcpu->arch.shadow_msr &= ~MSR_SPE;
  94. preempt_enable();
  95. }
  96. static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
  97. {
  98. preempt_disable();
  99. enable_kernel_spe();
  100. kvmppc_load_guest_spe(vcpu);
  101. disable_kernel_spe();
  102. vcpu->arch.shadow_msr |= MSR_SPE;
  103. preempt_enable();
  104. }
  105. static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
  106. {
  107. if (vcpu->arch.shared->msr & MSR_SPE) {
  108. if (!(vcpu->arch.shadow_msr & MSR_SPE))
  109. kvmppc_vcpu_enable_spe(vcpu);
  110. } else if (vcpu->arch.shadow_msr & MSR_SPE) {
  111. kvmppc_vcpu_disable_spe(vcpu);
  112. }
  113. }
  114. #else
  115. static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
  116. {
  117. }
  118. #endif
  119. /*
  120. * Load up guest vcpu FP state if it's needed.
  121. * It also set the MSR_FP in thread so that host know
  122. * we're holding FPU, and then host can help to save
  123. * guest vcpu FP state if other threads require to use FPU.
  124. * This simulates an FP unavailable fault.
  125. *
  126. * It requires to be called with preemption disabled.
  127. */
  128. static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
  129. {
  130. #ifdef CONFIG_PPC_FPU
  131. if (!(current->thread.regs->msr & MSR_FP)) {
  132. enable_kernel_fp();
  133. load_fp_state(&vcpu->arch.fp);
  134. disable_kernel_fp();
  135. current->thread.fp_save_area = &vcpu->arch.fp;
  136. current->thread.regs->msr |= MSR_FP;
  137. }
  138. #endif
  139. }
  140. /*
  141. * Save guest vcpu FP state into thread.
  142. * It requires to be called with preemption disabled.
  143. */
  144. static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
  145. {
  146. #ifdef CONFIG_PPC_FPU
  147. if (current->thread.regs->msr & MSR_FP)
  148. giveup_fpu(current);
  149. current->thread.fp_save_area = NULL;
  150. #endif
  151. }
  152. static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
  153. {
  154. #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
  155. /* We always treat the FP bit as enabled from the host
  156. perspective, so only need to adjust the shadow MSR */
  157. vcpu->arch.shadow_msr &= ~MSR_FP;
  158. vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
  159. #endif
  160. }
  161. /*
  162. * Simulate AltiVec unavailable fault to load guest state
  163. * from thread to AltiVec unit.
  164. * It requires to be called with preemption disabled.
  165. */
  166. static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
  167. {
  168. #ifdef CONFIG_ALTIVEC
  169. if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
  170. if (!(current->thread.regs->msr & MSR_VEC)) {
  171. enable_kernel_altivec();
  172. load_vr_state(&vcpu->arch.vr);
  173. disable_kernel_altivec();
  174. current->thread.vr_save_area = &vcpu->arch.vr;
  175. current->thread.regs->msr |= MSR_VEC;
  176. }
  177. }
  178. #endif
  179. }
  180. /*
  181. * Save guest vcpu AltiVec state into thread.
  182. * It requires to be called with preemption disabled.
  183. */
  184. static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
  185. {
  186. #ifdef CONFIG_ALTIVEC
  187. if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
  188. if (current->thread.regs->msr & MSR_VEC)
  189. giveup_altivec(current);
  190. current->thread.vr_save_area = NULL;
  191. }
  192. #endif
  193. }
  194. static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
  195. {
  196. /* Synchronize guest's desire to get debug interrupts into shadow MSR */
  197. #ifndef CONFIG_KVM_BOOKE_HV
  198. vcpu->arch.shadow_msr &= ~MSR_DE;
  199. vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
  200. #endif
  201. /* Force enable debug interrupts when user space wants to debug */
  202. if (vcpu->guest_debug) {
  203. #ifdef CONFIG_KVM_BOOKE_HV
  204. /*
  205. * Since there is no shadow MSR, sync MSR_DE into the guest
  206. * visible MSR.
  207. */
  208. vcpu->arch.shared->msr |= MSR_DE;
  209. #else
  210. vcpu->arch.shadow_msr |= MSR_DE;
  211. vcpu->arch.shared->msr &= ~MSR_DE;
  212. #endif
  213. }
  214. }
  215. /*
  216. * Helper function for "full" MSR writes. No need to call this if only
  217. * EE/CE/ME/DE/RI are changing.
  218. */
  219. void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
  220. {
  221. u32 old_msr = vcpu->arch.shared->msr;
  222. #ifdef CONFIG_KVM_BOOKE_HV
  223. new_msr |= MSR_GS;
  224. #endif
  225. vcpu->arch.shared->msr = new_msr;
  226. kvmppc_mmu_msr_notify(vcpu, old_msr);
  227. kvmppc_vcpu_sync_spe(vcpu);
  228. kvmppc_vcpu_sync_fpu(vcpu);
  229. kvmppc_vcpu_sync_debug(vcpu);
  230. }
  231. static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
  232. unsigned int priority)
  233. {
  234. trace_kvm_booke_queue_irqprio(vcpu, priority);
  235. set_bit(priority, &vcpu->arch.pending_exceptions);
  236. }
  237. void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
  238. ulong dear_flags, ulong esr_flags)
  239. {
  240. vcpu->arch.queued_dear = dear_flags;
  241. vcpu->arch.queued_esr = esr_flags;
  242. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
  243. }
  244. void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
  245. ulong dear_flags, ulong esr_flags)
  246. {
  247. vcpu->arch.queued_dear = dear_flags;
  248. vcpu->arch.queued_esr = esr_flags;
  249. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
  250. }
  251. void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
  252. {
  253. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
  254. }
  255. void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
  256. {
  257. vcpu->arch.queued_esr = esr_flags;
  258. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
  259. }
  260. static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
  261. ulong esr_flags)
  262. {
  263. vcpu->arch.queued_dear = dear_flags;
  264. vcpu->arch.queued_esr = esr_flags;
  265. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
  266. }
  267. void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
  268. {
  269. vcpu->arch.queued_esr = esr_flags;
  270. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
  271. }
  272. void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu)
  273. {
  274. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
  275. }
  276. #ifdef CONFIG_ALTIVEC
  277. void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu)
  278. {
  279. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
  280. }
  281. #endif
  282. void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
  283. {
  284. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
  285. }
  286. int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
  287. {
  288. return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
  289. }
  290. void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
  291. {
  292. clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
  293. }
  294. void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
  295. struct kvm_interrupt *irq)
  296. {
  297. unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
  298. if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
  299. prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
  300. kvmppc_booke_queue_irqprio(vcpu, prio);
  301. }
  302. void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
  303. {
  304. clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
  305. clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
  306. }
  307. static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
  308. {
  309. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
  310. }
  311. static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
  312. {
  313. clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
  314. }
  315. void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
  316. {
  317. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
  318. }
  319. void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
  320. {
  321. clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
  322. }
  323. static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  324. {
  325. kvmppc_set_srr0(vcpu, srr0);
  326. kvmppc_set_srr1(vcpu, srr1);
  327. }
  328. static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  329. {
  330. vcpu->arch.csrr0 = srr0;
  331. vcpu->arch.csrr1 = srr1;
  332. }
  333. static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  334. {
  335. if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
  336. vcpu->arch.dsrr0 = srr0;
  337. vcpu->arch.dsrr1 = srr1;
  338. } else {
  339. set_guest_csrr(vcpu, srr0, srr1);
  340. }
  341. }
  342. static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  343. {
  344. vcpu->arch.mcsrr0 = srr0;
  345. vcpu->arch.mcsrr1 = srr1;
  346. }
  347. /* Deliver the interrupt of the corresponding priority, if possible. */
  348. static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
  349. unsigned int priority)
  350. {
  351. int allowed = 0;
  352. ulong msr_mask = 0;
  353. bool update_esr = false, update_dear = false, update_epr = false;
  354. ulong crit_raw = vcpu->arch.shared->critical;
  355. ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
  356. bool crit;
  357. bool keep_irq = false;
  358. enum int_class int_class;
  359. ulong new_msr = vcpu->arch.shared->msr;
  360. /* Truncate crit indicators in 32 bit mode */
  361. if (!(vcpu->arch.shared->msr & MSR_SF)) {
  362. crit_raw &= 0xffffffff;
  363. crit_r1 &= 0xffffffff;
  364. }
  365. /* Critical section when crit == r1 */
  366. crit = (crit_raw == crit_r1);
  367. /* ... and we're in supervisor mode */
  368. crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
  369. if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
  370. priority = BOOKE_IRQPRIO_EXTERNAL;
  371. keep_irq = true;
  372. }
  373. if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
  374. update_epr = true;
  375. switch (priority) {
  376. case BOOKE_IRQPRIO_DTLB_MISS:
  377. case BOOKE_IRQPRIO_DATA_STORAGE:
  378. case BOOKE_IRQPRIO_ALIGNMENT:
  379. update_dear = true;
  380. /* fall through */
  381. case BOOKE_IRQPRIO_INST_STORAGE:
  382. case BOOKE_IRQPRIO_PROGRAM:
  383. update_esr = true;
  384. /* fall through */
  385. case BOOKE_IRQPRIO_ITLB_MISS:
  386. case BOOKE_IRQPRIO_SYSCALL:
  387. case BOOKE_IRQPRIO_FP_UNAVAIL:
  388. #ifdef CONFIG_SPE_POSSIBLE
  389. case BOOKE_IRQPRIO_SPE_UNAVAIL:
  390. case BOOKE_IRQPRIO_SPE_FP_DATA:
  391. case BOOKE_IRQPRIO_SPE_FP_ROUND:
  392. #endif
  393. #ifdef CONFIG_ALTIVEC
  394. case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
  395. case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
  396. #endif
  397. case BOOKE_IRQPRIO_AP_UNAVAIL:
  398. allowed = 1;
  399. msr_mask = MSR_CE | MSR_ME | MSR_DE;
  400. int_class = INT_CLASS_NONCRIT;
  401. break;
  402. case BOOKE_IRQPRIO_WATCHDOG:
  403. case BOOKE_IRQPRIO_CRITICAL:
  404. case BOOKE_IRQPRIO_DBELL_CRIT:
  405. allowed = vcpu->arch.shared->msr & MSR_CE;
  406. allowed = allowed && !crit;
  407. msr_mask = MSR_ME;
  408. int_class = INT_CLASS_CRIT;
  409. break;
  410. case BOOKE_IRQPRIO_MACHINE_CHECK:
  411. allowed = vcpu->arch.shared->msr & MSR_ME;
  412. allowed = allowed && !crit;
  413. int_class = INT_CLASS_MC;
  414. break;
  415. case BOOKE_IRQPRIO_DECREMENTER:
  416. case BOOKE_IRQPRIO_FIT:
  417. keep_irq = true;
  418. /* fall through */
  419. case BOOKE_IRQPRIO_EXTERNAL:
  420. case BOOKE_IRQPRIO_DBELL:
  421. allowed = vcpu->arch.shared->msr & MSR_EE;
  422. allowed = allowed && !crit;
  423. msr_mask = MSR_CE | MSR_ME | MSR_DE;
  424. int_class = INT_CLASS_NONCRIT;
  425. break;
  426. case BOOKE_IRQPRIO_DEBUG:
  427. allowed = vcpu->arch.shared->msr & MSR_DE;
  428. allowed = allowed && !crit;
  429. msr_mask = MSR_ME;
  430. if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
  431. int_class = INT_CLASS_DBG;
  432. else
  433. int_class = INT_CLASS_CRIT;
  434. break;
  435. }
  436. if (allowed) {
  437. switch (int_class) {
  438. case INT_CLASS_NONCRIT:
  439. set_guest_srr(vcpu, vcpu->arch.regs.nip,
  440. vcpu->arch.shared->msr);
  441. break;
  442. case INT_CLASS_CRIT:
  443. set_guest_csrr(vcpu, vcpu->arch.regs.nip,
  444. vcpu->arch.shared->msr);
  445. break;
  446. case INT_CLASS_DBG:
  447. set_guest_dsrr(vcpu, vcpu->arch.regs.nip,
  448. vcpu->arch.shared->msr);
  449. break;
  450. case INT_CLASS_MC:
  451. set_guest_mcsrr(vcpu, vcpu->arch.regs.nip,
  452. vcpu->arch.shared->msr);
  453. break;
  454. }
  455. vcpu->arch.regs.nip = vcpu->arch.ivpr |
  456. vcpu->arch.ivor[priority];
  457. if (update_esr == true)
  458. kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
  459. if (update_dear == true)
  460. kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
  461. if (update_epr == true) {
  462. if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
  463. kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
  464. else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
  465. BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
  466. kvmppc_mpic_set_epr(vcpu);
  467. }
  468. }
  469. new_msr &= msr_mask;
  470. #if defined(CONFIG_64BIT)
  471. if (vcpu->arch.epcr & SPRN_EPCR_ICM)
  472. new_msr |= MSR_CM;
  473. #endif
  474. kvmppc_set_msr(vcpu, new_msr);
  475. if (!keep_irq)
  476. clear_bit(priority, &vcpu->arch.pending_exceptions);
  477. }
  478. #ifdef CONFIG_KVM_BOOKE_HV
  479. /*
  480. * If an interrupt is pending but masked, raise a guest doorbell
  481. * so that we are notified when the guest enables the relevant
  482. * MSR bit.
  483. */
  484. if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
  485. kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
  486. if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
  487. kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
  488. if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
  489. kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
  490. #endif
  491. return allowed;
  492. }
  493. /*
  494. * Return the number of jiffies until the next timeout. If the timeout is
  495. * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
  496. * because the larger value can break the timer APIs.
  497. */
  498. static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
  499. {
  500. u64 tb, wdt_tb, wdt_ticks = 0;
  501. u64 nr_jiffies = 0;
  502. u32 period = TCR_GET_WP(vcpu->arch.tcr);
  503. wdt_tb = 1ULL << (63 - period);
  504. tb = get_tb();
  505. /*
  506. * The watchdog timeout will hapeen when TB bit corresponding
  507. * to watchdog will toggle from 0 to 1.
  508. */
  509. if (tb & wdt_tb)
  510. wdt_ticks = wdt_tb;
  511. wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
  512. /* Convert timebase ticks to jiffies */
  513. nr_jiffies = wdt_ticks;
  514. if (do_div(nr_jiffies, tb_ticks_per_jiffy))
  515. nr_jiffies++;
  516. return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
  517. }
  518. static void arm_next_watchdog(struct kvm_vcpu *vcpu)
  519. {
  520. unsigned long nr_jiffies;
  521. unsigned long flags;
  522. /*
  523. * If TSR_ENW and TSR_WIS are not set then no need to exit to
  524. * userspace, so clear the KVM_REQ_WATCHDOG request.
  525. */
  526. if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
  527. kvm_clear_request(KVM_REQ_WATCHDOG, vcpu);
  528. spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
  529. nr_jiffies = watchdog_next_timeout(vcpu);
  530. /*
  531. * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
  532. * then do not run the watchdog timer as this can break timer APIs.
  533. */
  534. if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
  535. mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
  536. else
  537. del_timer(&vcpu->arch.wdt_timer);
  538. spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
  539. }
  540. void kvmppc_watchdog_func(struct timer_list *t)
  541. {
  542. struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer);
  543. u32 tsr, new_tsr;
  544. int final;
  545. do {
  546. new_tsr = tsr = vcpu->arch.tsr;
  547. final = 0;
  548. /* Time out event */
  549. if (tsr & TSR_ENW) {
  550. if (tsr & TSR_WIS)
  551. final = 1;
  552. else
  553. new_tsr = tsr | TSR_WIS;
  554. } else {
  555. new_tsr = tsr | TSR_ENW;
  556. }
  557. } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
  558. if (new_tsr & TSR_WIS) {
  559. smp_wmb();
  560. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  561. kvm_vcpu_kick(vcpu);
  562. }
  563. /*
  564. * If this is final watchdog expiry and some action is required
  565. * then exit to userspace.
  566. */
  567. if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
  568. vcpu->arch.watchdog_enabled) {
  569. smp_wmb();
  570. kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
  571. kvm_vcpu_kick(vcpu);
  572. }
  573. /*
  574. * Stop running the watchdog timer after final expiration to
  575. * prevent the host from being flooded with timers if the
  576. * guest sets a short period.
  577. * Timers will resume when TSR/TCR is updated next time.
  578. */
  579. if (!final)
  580. arm_next_watchdog(vcpu);
  581. }
  582. static void update_timer_ints(struct kvm_vcpu *vcpu)
  583. {
  584. if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
  585. kvmppc_core_queue_dec(vcpu);
  586. else
  587. kvmppc_core_dequeue_dec(vcpu);
  588. if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
  589. kvmppc_core_queue_watchdog(vcpu);
  590. else
  591. kvmppc_core_dequeue_watchdog(vcpu);
  592. }
  593. static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
  594. {
  595. unsigned long *pending = &vcpu->arch.pending_exceptions;
  596. unsigned int priority;
  597. priority = __ffs(*pending);
  598. while (priority < BOOKE_IRQPRIO_MAX) {
  599. if (kvmppc_booke_irqprio_deliver(vcpu, priority))
  600. break;
  601. priority = find_next_bit(pending,
  602. BITS_PER_BYTE * sizeof(*pending),
  603. priority + 1);
  604. }
  605. /* Tell the guest about our interrupt status */
  606. vcpu->arch.shared->int_pending = !!*pending;
  607. }
  608. /* Check pending exceptions and deliver one, if possible. */
  609. int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
  610. {
  611. int r = 0;
  612. WARN_ON_ONCE(!irqs_disabled());
  613. kvmppc_core_check_exceptions(vcpu);
  614. if (kvm_request_pending(vcpu)) {
  615. /* Exception delivery raised request; start over */
  616. return 1;
  617. }
  618. if (vcpu->arch.shared->msr & MSR_WE) {
  619. local_irq_enable();
  620. kvm_vcpu_block(vcpu);
  621. kvm_clear_request(KVM_REQ_UNHALT, vcpu);
  622. hard_irq_disable();
  623. kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
  624. r = 1;
  625. };
  626. return r;
  627. }
  628. int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
  629. {
  630. int r = 1; /* Indicate we want to get back into the guest */
  631. if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
  632. update_timer_ints(vcpu);
  633. #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
  634. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  635. kvmppc_core_flush_tlb(vcpu);
  636. #endif
  637. if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
  638. vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
  639. r = 0;
  640. }
  641. if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
  642. vcpu->run->epr.epr = 0;
  643. vcpu->arch.epr_needed = true;
  644. vcpu->run->exit_reason = KVM_EXIT_EPR;
  645. r = 0;
  646. }
  647. return r;
  648. }
  649. int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  650. {
  651. int ret, s;
  652. struct debug_reg debug;
  653. if (!vcpu->arch.sane) {
  654. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  655. return -EINVAL;
  656. }
  657. s = kvmppc_prepare_to_enter(vcpu);
  658. if (s <= 0) {
  659. ret = s;
  660. goto out;
  661. }
  662. /* interrupts now hard-disabled */
  663. #ifdef CONFIG_PPC_FPU
  664. /* Save userspace FPU state in stack */
  665. enable_kernel_fp();
  666. /*
  667. * Since we can't trap on MSR_FP in GS-mode, we consider the guest
  668. * as always using the FPU.
  669. */
  670. kvmppc_load_guest_fp(vcpu);
  671. #endif
  672. #ifdef CONFIG_ALTIVEC
  673. /* Save userspace AltiVec state in stack */
  674. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  675. enable_kernel_altivec();
  676. /*
  677. * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
  678. * as always using the AltiVec.
  679. */
  680. kvmppc_load_guest_altivec(vcpu);
  681. #endif
  682. /* Switch to guest debug context */
  683. debug = vcpu->arch.dbg_reg;
  684. switch_booke_debug_regs(&debug);
  685. debug = current->thread.debug;
  686. current->thread.debug = vcpu->arch.dbg_reg;
  687. vcpu->arch.pgdir = current->mm->pgd;
  688. kvmppc_fix_ee_before_entry();
  689. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  690. /* No need for guest_exit. It's done in handle_exit.
  691. We also get here with interrupts enabled. */
  692. /* Switch back to user space debug context */
  693. switch_booke_debug_regs(&debug);
  694. current->thread.debug = debug;
  695. #ifdef CONFIG_PPC_FPU
  696. kvmppc_save_guest_fp(vcpu);
  697. #endif
  698. #ifdef CONFIG_ALTIVEC
  699. kvmppc_save_guest_altivec(vcpu);
  700. #endif
  701. out:
  702. vcpu->mode = OUTSIDE_GUEST_MODE;
  703. return ret;
  704. }
  705. static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
  706. {
  707. enum emulation_result er;
  708. er = kvmppc_emulate_instruction(run, vcpu);
  709. switch (er) {
  710. case EMULATE_DONE:
  711. /* don't overwrite subtypes, just account kvm_stats */
  712. kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
  713. /* Future optimization: only reload non-volatiles if
  714. * they were actually modified by emulation. */
  715. return RESUME_GUEST_NV;
  716. case EMULATE_AGAIN:
  717. return RESUME_GUEST;
  718. case EMULATE_FAIL:
  719. printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
  720. __func__, vcpu->arch.regs.nip, vcpu->arch.last_inst);
  721. /* For debugging, encode the failing instruction and
  722. * report it to userspace. */
  723. run->hw.hardware_exit_reason = ~0ULL << 32;
  724. run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
  725. kvmppc_core_queue_program(vcpu, ESR_PIL);
  726. return RESUME_HOST;
  727. case EMULATE_EXIT_USER:
  728. return RESUME_HOST;
  729. default:
  730. BUG();
  731. }
  732. }
  733. static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
  734. {
  735. struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
  736. u32 dbsr = vcpu->arch.dbsr;
  737. if (vcpu->guest_debug == 0) {
  738. /*
  739. * Debug resources belong to Guest.
  740. * Imprecise debug event is not injected
  741. */
  742. if (dbsr & DBSR_IDE) {
  743. dbsr &= ~DBSR_IDE;
  744. if (!dbsr)
  745. return RESUME_GUEST;
  746. }
  747. if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
  748. (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
  749. kvmppc_core_queue_debug(vcpu);
  750. /* Inject a program interrupt if trap debug is not allowed */
  751. if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
  752. kvmppc_core_queue_program(vcpu, ESR_PTR);
  753. return RESUME_GUEST;
  754. }
  755. /*
  756. * Debug resource owned by userspace.
  757. * Clear guest dbsr (vcpu->arch.dbsr)
  758. */
  759. vcpu->arch.dbsr = 0;
  760. run->debug.arch.status = 0;
  761. run->debug.arch.address = vcpu->arch.regs.nip;
  762. if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
  763. run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
  764. } else {
  765. if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
  766. run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
  767. else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
  768. run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
  769. if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
  770. run->debug.arch.address = dbg_reg->dac1;
  771. else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
  772. run->debug.arch.address = dbg_reg->dac2;
  773. }
  774. return RESUME_HOST;
  775. }
  776. static void kvmppc_fill_pt_regs(struct pt_regs *regs)
  777. {
  778. ulong r1, ip, msr, lr;
  779. asm("mr %0, 1" : "=r"(r1));
  780. asm("mflr %0" : "=r"(lr));
  781. asm("mfmsr %0" : "=r"(msr));
  782. asm("bl 1f; 1: mflr %0" : "=r"(ip));
  783. memset(regs, 0, sizeof(*regs));
  784. regs->gpr[1] = r1;
  785. regs->nip = ip;
  786. regs->msr = msr;
  787. regs->link = lr;
  788. }
  789. /*
  790. * For interrupts needed to be handled by host interrupt handlers,
  791. * corresponding host handler are called from here in similar way
  792. * (but not exact) as they are called from low level handler
  793. * (such as from arch/powerpc/kernel/head_fsl_booke.S).
  794. */
  795. static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
  796. unsigned int exit_nr)
  797. {
  798. struct pt_regs regs;
  799. switch (exit_nr) {
  800. case BOOKE_INTERRUPT_EXTERNAL:
  801. kvmppc_fill_pt_regs(&regs);
  802. do_IRQ(&regs);
  803. break;
  804. case BOOKE_INTERRUPT_DECREMENTER:
  805. kvmppc_fill_pt_regs(&regs);
  806. timer_interrupt(&regs);
  807. break;
  808. #if defined(CONFIG_PPC_DOORBELL)
  809. case BOOKE_INTERRUPT_DOORBELL:
  810. kvmppc_fill_pt_regs(&regs);
  811. doorbell_exception(&regs);
  812. break;
  813. #endif
  814. case BOOKE_INTERRUPT_MACHINE_CHECK:
  815. /* FIXME */
  816. break;
  817. case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
  818. kvmppc_fill_pt_regs(&regs);
  819. performance_monitor_exception(&regs);
  820. break;
  821. case BOOKE_INTERRUPT_WATCHDOG:
  822. kvmppc_fill_pt_regs(&regs);
  823. #ifdef CONFIG_BOOKE_WDT
  824. WatchdogException(&regs);
  825. #else
  826. unknown_exception(&regs);
  827. #endif
  828. break;
  829. case BOOKE_INTERRUPT_CRITICAL:
  830. kvmppc_fill_pt_regs(&regs);
  831. unknown_exception(&regs);
  832. break;
  833. case BOOKE_INTERRUPT_DEBUG:
  834. /* Save DBSR before preemption is enabled */
  835. vcpu->arch.dbsr = mfspr(SPRN_DBSR);
  836. kvmppc_clear_dbsr();
  837. break;
  838. }
  839. }
  840. static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  841. enum emulation_result emulated, u32 last_inst)
  842. {
  843. switch (emulated) {
  844. case EMULATE_AGAIN:
  845. return RESUME_GUEST;
  846. case EMULATE_FAIL:
  847. pr_debug("%s: load instruction from guest address %lx failed\n",
  848. __func__, vcpu->arch.regs.nip);
  849. /* For debugging, encode the failing instruction and
  850. * report it to userspace. */
  851. run->hw.hardware_exit_reason = ~0ULL << 32;
  852. run->hw.hardware_exit_reason |= last_inst;
  853. kvmppc_core_queue_program(vcpu, ESR_PIL);
  854. return RESUME_HOST;
  855. default:
  856. BUG();
  857. }
  858. }
  859. /**
  860. * kvmppc_handle_exit
  861. *
  862. * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
  863. */
  864. int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
  865. unsigned int exit_nr)
  866. {
  867. int r = RESUME_HOST;
  868. int s;
  869. int idx;
  870. u32 last_inst = KVM_INST_FETCH_FAILED;
  871. enum emulation_result emulated = EMULATE_DONE;
  872. /* update before a new last_exit_type is rewritten */
  873. kvmppc_update_timing_stats(vcpu);
  874. /* restart interrupts if they were meant for the host */
  875. kvmppc_restart_interrupt(vcpu, exit_nr);
  876. /*
  877. * get last instruction before being preempted
  878. * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
  879. */
  880. switch (exit_nr) {
  881. case BOOKE_INTERRUPT_DATA_STORAGE:
  882. case BOOKE_INTERRUPT_DTLB_MISS:
  883. case BOOKE_INTERRUPT_HV_PRIV:
  884. emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  885. break;
  886. case BOOKE_INTERRUPT_PROGRAM:
  887. /* SW breakpoints arrive as illegal instructions on HV */
  888. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  889. emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  890. break;
  891. default:
  892. break;
  893. }
  894. trace_kvm_exit(exit_nr, vcpu);
  895. guest_exit_irqoff();
  896. local_irq_enable();
  897. run->exit_reason = KVM_EXIT_UNKNOWN;
  898. run->ready_for_interrupt_injection = 1;
  899. if (emulated != EMULATE_DONE) {
  900. r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
  901. goto out;
  902. }
  903. switch (exit_nr) {
  904. case BOOKE_INTERRUPT_MACHINE_CHECK:
  905. printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
  906. kvmppc_dump_vcpu(vcpu);
  907. /* For debugging, send invalid exit reason to user space */
  908. run->hw.hardware_exit_reason = ~1ULL << 32;
  909. run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
  910. r = RESUME_HOST;
  911. break;
  912. case BOOKE_INTERRUPT_EXTERNAL:
  913. kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
  914. r = RESUME_GUEST;
  915. break;
  916. case BOOKE_INTERRUPT_DECREMENTER:
  917. kvmppc_account_exit(vcpu, DEC_EXITS);
  918. r = RESUME_GUEST;
  919. break;
  920. case BOOKE_INTERRUPT_WATCHDOG:
  921. r = RESUME_GUEST;
  922. break;
  923. case BOOKE_INTERRUPT_DOORBELL:
  924. kvmppc_account_exit(vcpu, DBELL_EXITS);
  925. r = RESUME_GUEST;
  926. break;
  927. case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
  928. kvmppc_account_exit(vcpu, GDBELL_EXITS);
  929. /*
  930. * We are here because there is a pending guest interrupt
  931. * which could not be delivered as MSR_CE or MSR_ME was not
  932. * set. Once we break from here we will retry delivery.
  933. */
  934. r = RESUME_GUEST;
  935. break;
  936. case BOOKE_INTERRUPT_GUEST_DBELL:
  937. kvmppc_account_exit(vcpu, GDBELL_EXITS);
  938. /*
  939. * We are here because there is a pending guest interrupt
  940. * which could not be delivered as MSR_EE was not set. Once
  941. * we break from here we will retry delivery.
  942. */
  943. r = RESUME_GUEST;
  944. break;
  945. case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
  946. r = RESUME_GUEST;
  947. break;
  948. case BOOKE_INTERRUPT_HV_PRIV:
  949. r = emulation_exit(run, vcpu);
  950. break;
  951. case BOOKE_INTERRUPT_PROGRAM:
  952. if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
  953. (last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
  954. /*
  955. * We are here because of an SW breakpoint instr,
  956. * so lets return to host to handle.
  957. */
  958. r = kvmppc_handle_debug(run, vcpu);
  959. run->exit_reason = KVM_EXIT_DEBUG;
  960. kvmppc_account_exit(vcpu, DEBUG_EXITS);
  961. break;
  962. }
  963. if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
  964. /*
  965. * Program traps generated by user-level software must
  966. * be handled by the guest kernel.
  967. *
  968. * In GS mode, hypervisor privileged instructions trap
  969. * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
  970. * actual program interrupts, handled by the guest.
  971. */
  972. kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
  973. r = RESUME_GUEST;
  974. kvmppc_account_exit(vcpu, USR_PR_INST);
  975. break;
  976. }
  977. r = emulation_exit(run, vcpu);
  978. break;
  979. case BOOKE_INTERRUPT_FP_UNAVAIL:
  980. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
  981. kvmppc_account_exit(vcpu, FP_UNAVAIL);
  982. r = RESUME_GUEST;
  983. break;
  984. #ifdef CONFIG_SPE
  985. case BOOKE_INTERRUPT_SPE_UNAVAIL: {
  986. if (vcpu->arch.shared->msr & MSR_SPE)
  987. kvmppc_vcpu_enable_spe(vcpu);
  988. else
  989. kvmppc_booke_queue_irqprio(vcpu,
  990. BOOKE_IRQPRIO_SPE_UNAVAIL);
  991. r = RESUME_GUEST;
  992. break;
  993. }
  994. case BOOKE_INTERRUPT_SPE_FP_DATA:
  995. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
  996. r = RESUME_GUEST;
  997. break;
  998. case BOOKE_INTERRUPT_SPE_FP_ROUND:
  999. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
  1000. r = RESUME_GUEST;
  1001. break;
  1002. #elif defined(CONFIG_SPE_POSSIBLE)
  1003. case BOOKE_INTERRUPT_SPE_UNAVAIL:
  1004. /*
  1005. * Guest wants SPE, but host kernel doesn't support it. Send
  1006. * an "unimplemented operation" program check to the guest.
  1007. */
  1008. kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
  1009. r = RESUME_GUEST;
  1010. break;
  1011. /*
  1012. * These really should never happen without CONFIG_SPE,
  1013. * as we should never enable the real MSR[SPE] in the guest.
  1014. */
  1015. case BOOKE_INTERRUPT_SPE_FP_DATA:
  1016. case BOOKE_INTERRUPT_SPE_FP_ROUND:
  1017. printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
  1018. __func__, exit_nr, vcpu->arch.regs.nip);
  1019. run->hw.hardware_exit_reason = exit_nr;
  1020. r = RESUME_HOST;
  1021. break;
  1022. #endif /* CONFIG_SPE_POSSIBLE */
  1023. /*
  1024. * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
  1025. * see kvmppc_core_check_processor_compat().
  1026. */
  1027. #ifdef CONFIG_ALTIVEC
  1028. case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
  1029. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
  1030. r = RESUME_GUEST;
  1031. break;
  1032. case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
  1033. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
  1034. r = RESUME_GUEST;
  1035. break;
  1036. #endif
  1037. case BOOKE_INTERRUPT_DATA_STORAGE:
  1038. kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
  1039. vcpu->arch.fault_esr);
  1040. kvmppc_account_exit(vcpu, DSI_EXITS);
  1041. r = RESUME_GUEST;
  1042. break;
  1043. case BOOKE_INTERRUPT_INST_STORAGE:
  1044. kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
  1045. kvmppc_account_exit(vcpu, ISI_EXITS);
  1046. r = RESUME_GUEST;
  1047. break;
  1048. case BOOKE_INTERRUPT_ALIGNMENT:
  1049. kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
  1050. vcpu->arch.fault_esr);
  1051. r = RESUME_GUEST;
  1052. break;
  1053. #ifdef CONFIG_KVM_BOOKE_HV
  1054. case BOOKE_INTERRUPT_HV_SYSCALL:
  1055. if (!(vcpu->arch.shared->msr & MSR_PR)) {
  1056. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  1057. } else {
  1058. /*
  1059. * hcall from guest userspace -- send privileged
  1060. * instruction program check.
  1061. */
  1062. kvmppc_core_queue_program(vcpu, ESR_PPR);
  1063. }
  1064. r = RESUME_GUEST;
  1065. break;
  1066. #else
  1067. case BOOKE_INTERRUPT_SYSCALL:
  1068. if (!(vcpu->arch.shared->msr & MSR_PR) &&
  1069. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  1070. /* KVM PV hypercalls */
  1071. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  1072. r = RESUME_GUEST;
  1073. } else {
  1074. /* Guest syscalls */
  1075. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
  1076. }
  1077. kvmppc_account_exit(vcpu, SYSCALL_EXITS);
  1078. r = RESUME_GUEST;
  1079. break;
  1080. #endif
  1081. case BOOKE_INTERRUPT_DTLB_MISS: {
  1082. unsigned long eaddr = vcpu->arch.fault_dear;
  1083. int gtlb_index;
  1084. gpa_t gpaddr;
  1085. gfn_t gfn;
  1086. #ifdef CONFIG_KVM_E500V2
  1087. if (!(vcpu->arch.shared->msr & MSR_PR) &&
  1088. (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
  1089. kvmppc_map_magic(vcpu);
  1090. kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
  1091. r = RESUME_GUEST;
  1092. break;
  1093. }
  1094. #endif
  1095. /* Check the guest TLB. */
  1096. gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
  1097. if (gtlb_index < 0) {
  1098. /* The guest didn't have a mapping for it. */
  1099. kvmppc_core_queue_dtlb_miss(vcpu,
  1100. vcpu->arch.fault_dear,
  1101. vcpu->arch.fault_esr);
  1102. kvmppc_mmu_dtlb_miss(vcpu);
  1103. kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
  1104. r = RESUME_GUEST;
  1105. break;
  1106. }
  1107. idx = srcu_read_lock(&vcpu->kvm->srcu);
  1108. gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
  1109. gfn = gpaddr >> PAGE_SHIFT;
  1110. if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
  1111. /* The guest TLB had a mapping, but the shadow TLB
  1112. * didn't, and it is RAM. This could be because:
  1113. * a) the entry is mapping the host kernel, or
  1114. * b) the guest used a large mapping which we're faking
  1115. * Either way, we need to satisfy the fault without
  1116. * invoking the guest. */
  1117. kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
  1118. kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
  1119. r = RESUME_GUEST;
  1120. } else {
  1121. /* Guest has mapped and accessed a page which is not
  1122. * actually RAM. */
  1123. vcpu->arch.paddr_accessed = gpaddr;
  1124. vcpu->arch.vaddr_accessed = eaddr;
  1125. r = kvmppc_emulate_mmio(run, vcpu);
  1126. kvmppc_account_exit(vcpu, MMIO_EXITS);
  1127. }
  1128. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1129. break;
  1130. }
  1131. case BOOKE_INTERRUPT_ITLB_MISS: {
  1132. unsigned long eaddr = vcpu->arch.regs.nip;
  1133. gpa_t gpaddr;
  1134. gfn_t gfn;
  1135. int gtlb_index;
  1136. r = RESUME_GUEST;
  1137. /* Check the guest TLB. */
  1138. gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
  1139. if (gtlb_index < 0) {
  1140. /* The guest didn't have a mapping for it. */
  1141. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
  1142. kvmppc_mmu_itlb_miss(vcpu);
  1143. kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
  1144. break;
  1145. }
  1146. kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
  1147. idx = srcu_read_lock(&vcpu->kvm->srcu);
  1148. gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
  1149. gfn = gpaddr >> PAGE_SHIFT;
  1150. if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
  1151. /* The guest TLB had a mapping, but the shadow TLB
  1152. * didn't. This could be because:
  1153. * a) the entry is mapping the host kernel, or
  1154. * b) the guest used a large mapping which we're faking
  1155. * Either way, we need to satisfy the fault without
  1156. * invoking the guest. */
  1157. kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
  1158. } else {
  1159. /* Guest mapped and leaped at non-RAM! */
  1160. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
  1161. }
  1162. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1163. break;
  1164. }
  1165. case BOOKE_INTERRUPT_DEBUG: {
  1166. r = kvmppc_handle_debug(run, vcpu);
  1167. if (r == RESUME_HOST)
  1168. run->exit_reason = KVM_EXIT_DEBUG;
  1169. kvmppc_account_exit(vcpu, DEBUG_EXITS);
  1170. break;
  1171. }
  1172. default:
  1173. printk(KERN_EMERG "exit_nr %d\n", exit_nr);
  1174. BUG();
  1175. }
  1176. out:
  1177. /*
  1178. * To avoid clobbering exit_reason, only check for signals if we
  1179. * aren't already exiting to userspace for some other reason.
  1180. */
  1181. if (!(r & RESUME_HOST)) {
  1182. s = kvmppc_prepare_to_enter(vcpu);
  1183. if (s <= 0)
  1184. r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
  1185. else {
  1186. /* interrupts now hard-disabled */
  1187. kvmppc_fix_ee_before_entry();
  1188. kvmppc_load_guest_fp(vcpu);
  1189. kvmppc_load_guest_altivec(vcpu);
  1190. }
  1191. }
  1192. return r;
  1193. }
  1194. static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
  1195. {
  1196. u32 old_tsr = vcpu->arch.tsr;
  1197. vcpu->arch.tsr = new_tsr;
  1198. if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
  1199. arm_next_watchdog(vcpu);
  1200. update_timer_ints(vcpu);
  1201. }
  1202. /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
  1203. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  1204. {
  1205. int i;
  1206. int r;
  1207. vcpu->arch.regs.nip = 0;
  1208. vcpu->arch.shared->pir = vcpu->vcpu_id;
  1209. kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
  1210. kvmppc_set_msr(vcpu, 0);
  1211. #ifndef CONFIG_KVM_BOOKE_HV
  1212. vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
  1213. vcpu->arch.shadow_pid = 1;
  1214. vcpu->arch.shared->msr = 0;
  1215. #endif
  1216. /* Eye-catching numbers so we know if the guest takes an interrupt
  1217. * before it's programmed its own IVPR/IVORs. */
  1218. vcpu->arch.ivpr = 0x55550000;
  1219. for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
  1220. vcpu->arch.ivor[i] = 0x7700 | i * 4;
  1221. kvmppc_init_timing_stats(vcpu);
  1222. r = kvmppc_core_vcpu_setup(vcpu);
  1223. kvmppc_sanity_check(vcpu);
  1224. return r;
  1225. }
  1226. int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
  1227. {
  1228. /* setup watchdog timer once */
  1229. spin_lock_init(&vcpu->arch.wdt_lock);
  1230. timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0);
  1231. /*
  1232. * Clear DBSR.MRR to avoid guest debug interrupt as
  1233. * this is of host interest
  1234. */
  1235. mtspr(SPRN_DBSR, DBSR_MRR);
  1236. return 0;
  1237. }
  1238. void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
  1239. {
  1240. del_timer_sync(&vcpu->arch.wdt_timer);
  1241. }
  1242. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  1243. {
  1244. int i;
  1245. vcpu_load(vcpu);
  1246. regs->pc = vcpu->arch.regs.nip;
  1247. regs->cr = kvmppc_get_cr(vcpu);
  1248. regs->ctr = vcpu->arch.regs.ctr;
  1249. regs->lr = vcpu->arch.regs.link;
  1250. regs->xer = kvmppc_get_xer(vcpu);
  1251. regs->msr = vcpu->arch.shared->msr;
  1252. regs->srr0 = kvmppc_get_srr0(vcpu);
  1253. regs->srr1 = kvmppc_get_srr1(vcpu);
  1254. regs->pid = vcpu->arch.pid;
  1255. regs->sprg0 = kvmppc_get_sprg0(vcpu);
  1256. regs->sprg1 = kvmppc_get_sprg1(vcpu);
  1257. regs->sprg2 = kvmppc_get_sprg2(vcpu);
  1258. regs->sprg3 = kvmppc_get_sprg3(vcpu);
  1259. regs->sprg4 = kvmppc_get_sprg4(vcpu);
  1260. regs->sprg5 = kvmppc_get_sprg5(vcpu);
  1261. regs->sprg6 = kvmppc_get_sprg6(vcpu);
  1262. regs->sprg7 = kvmppc_get_sprg7(vcpu);
  1263. for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
  1264. regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
  1265. vcpu_put(vcpu);
  1266. return 0;
  1267. }
  1268. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  1269. {
  1270. int i;
  1271. vcpu_load(vcpu);
  1272. vcpu->arch.regs.nip = regs->pc;
  1273. kvmppc_set_cr(vcpu, regs->cr);
  1274. vcpu->arch.regs.ctr = regs->ctr;
  1275. vcpu->arch.regs.link = regs->lr;
  1276. kvmppc_set_xer(vcpu, regs->xer);
  1277. kvmppc_set_msr(vcpu, regs->msr);
  1278. kvmppc_set_srr0(vcpu, regs->srr0);
  1279. kvmppc_set_srr1(vcpu, regs->srr1);
  1280. kvmppc_set_pid(vcpu, regs->pid);
  1281. kvmppc_set_sprg0(vcpu, regs->sprg0);
  1282. kvmppc_set_sprg1(vcpu, regs->sprg1);
  1283. kvmppc_set_sprg2(vcpu, regs->sprg2);
  1284. kvmppc_set_sprg3(vcpu, regs->sprg3);
  1285. kvmppc_set_sprg4(vcpu, regs->sprg4);
  1286. kvmppc_set_sprg5(vcpu, regs->sprg5);
  1287. kvmppc_set_sprg6(vcpu, regs->sprg6);
  1288. kvmppc_set_sprg7(vcpu, regs->sprg7);
  1289. for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
  1290. kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
  1291. vcpu_put(vcpu);
  1292. return 0;
  1293. }
  1294. static void get_sregs_base(struct kvm_vcpu *vcpu,
  1295. struct kvm_sregs *sregs)
  1296. {
  1297. u64 tb = get_tb();
  1298. sregs->u.e.features |= KVM_SREGS_E_BASE;
  1299. sregs->u.e.csrr0 = vcpu->arch.csrr0;
  1300. sregs->u.e.csrr1 = vcpu->arch.csrr1;
  1301. sregs->u.e.mcsr = vcpu->arch.mcsr;
  1302. sregs->u.e.esr = kvmppc_get_esr(vcpu);
  1303. sregs->u.e.dear = kvmppc_get_dar(vcpu);
  1304. sregs->u.e.tsr = vcpu->arch.tsr;
  1305. sregs->u.e.tcr = vcpu->arch.tcr;
  1306. sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
  1307. sregs->u.e.tb = tb;
  1308. sregs->u.e.vrsave = vcpu->arch.vrsave;
  1309. }
  1310. static int set_sregs_base(struct kvm_vcpu *vcpu,
  1311. struct kvm_sregs *sregs)
  1312. {
  1313. if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
  1314. return 0;
  1315. vcpu->arch.csrr0 = sregs->u.e.csrr0;
  1316. vcpu->arch.csrr1 = sregs->u.e.csrr1;
  1317. vcpu->arch.mcsr = sregs->u.e.mcsr;
  1318. kvmppc_set_esr(vcpu, sregs->u.e.esr);
  1319. kvmppc_set_dar(vcpu, sregs->u.e.dear);
  1320. vcpu->arch.vrsave = sregs->u.e.vrsave;
  1321. kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
  1322. if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
  1323. vcpu->arch.dec = sregs->u.e.dec;
  1324. kvmppc_emulate_dec(vcpu);
  1325. }
  1326. if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
  1327. kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
  1328. return 0;
  1329. }
  1330. static void get_sregs_arch206(struct kvm_vcpu *vcpu,
  1331. struct kvm_sregs *sregs)
  1332. {
  1333. sregs->u.e.features |= KVM_SREGS_E_ARCH206;
  1334. sregs->u.e.pir = vcpu->vcpu_id;
  1335. sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
  1336. sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
  1337. sregs->u.e.decar = vcpu->arch.decar;
  1338. sregs->u.e.ivpr = vcpu->arch.ivpr;
  1339. }
  1340. static int set_sregs_arch206(struct kvm_vcpu *vcpu,
  1341. struct kvm_sregs *sregs)
  1342. {
  1343. if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
  1344. return 0;
  1345. if (sregs->u.e.pir != vcpu->vcpu_id)
  1346. return -EINVAL;
  1347. vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
  1348. vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
  1349. vcpu->arch.decar = sregs->u.e.decar;
  1350. vcpu->arch.ivpr = sregs->u.e.ivpr;
  1351. return 0;
  1352. }
  1353. int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
  1354. {
  1355. sregs->u.e.features |= KVM_SREGS_E_IVOR;
  1356. sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
  1357. sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
  1358. sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
  1359. sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
  1360. sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
  1361. sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
  1362. sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
  1363. sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
  1364. sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
  1365. sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
  1366. sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
  1367. sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
  1368. sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
  1369. sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
  1370. sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
  1371. sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
  1372. return 0;
  1373. }
  1374. int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
  1375. {
  1376. if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
  1377. return 0;
  1378. vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
  1379. vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
  1380. vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
  1381. vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
  1382. vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
  1383. vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
  1384. vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
  1385. vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
  1386. vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
  1387. vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
  1388. vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
  1389. vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
  1390. vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
  1391. vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
  1392. vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
  1393. vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
  1394. return 0;
  1395. }
  1396. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  1397. struct kvm_sregs *sregs)
  1398. {
  1399. int ret;
  1400. vcpu_load(vcpu);
  1401. sregs->pvr = vcpu->arch.pvr;
  1402. get_sregs_base(vcpu, sregs);
  1403. get_sregs_arch206(vcpu, sregs);
  1404. ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
  1405. vcpu_put(vcpu);
  1406. return ret;
  1407. }
  1408. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  1409. struct kvm_sregs *sregs)
  1410. {
  1411. int ret = -EINVAL;
  1412. vcpu_load(vcpu);
  1413. if (vcpu->arch.pvr != sregs->pvr)
  1414. goto out;
  1415. ret = set_sregs_base(vcpu, sregs);
  1416. if (ret < 0)
  1417. goto out;
  1418. ret = set_sregs_arch206(vcpu, sregs);
  1419. if (ret < 0)
  1420. goto out;
  1421. ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
  1422. out:
  1423. vcpu_put(vcpu);
  1424. return ret;
  1425. }
  1426. int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
  1427. union kvmppc_one_reg *val)
  1428. {
  1429. int r = 0;
  1430. switch (id) {
  1431. case KVM_REG_PPC_IAC1:
  1432. *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
  1433. break;
  1434. case KVM_REG_PPC_IAC2:
  1435. *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
  1436. break;
  1437. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  1438. case KVM_REG_PPC_IAC3:
  1439. *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
  1440. break;
  1441. case KVM_REG_PPC_IAC4:
  1442. *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
  1443. break;
  1444. #endif
  1445. case KVM_REG_PPC_DAC1:
  1446. *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
  1447. break;
  1448. case KVM_REG_PPC_DAC2:
  1449. *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
  1450. break;
  1451. case KVM_REG_PPC_EPR: {
  1452. u32 epr = kvmppc_get_epr(vcpu);
  1453. *val = get_reg_val(id, epr);
  1454. break;
  1455. }
  1456. #if defined(CONFIG_64BIT)
  1457. case KVM_REG_PPC_EPCR:
  1458. *val = get_reg_val(id, vcpu->arch.epcr);
  1459. break;
  1460. #endif
  1461. case KVM_REG_PPC_TCR:
  1462. *val = get_reg_val(id, vcpu->arch.tcr);
  1463. break;
  1464. case KVM_REG_PPC_TSR:
  1465. *val = get_reg_val(id, vcpu->arch.tsr);
  1466. break;
  1467. case KVM_REG_PPC_DEBUG_INST:
  1468. *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
  1469. break;
  1470. case KVM_REG_PPC_VRSAVE:
  1471. *val = get_reg_val(id, vcpu->arch.vrsave);
  1472. break;
  1473. default:
  1474. r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
  1475. break;
  1476. }
  1477. return r;
  1478. }
  1479. int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
  1480. union kvmppc_one_reg *val)
  1481. {
  1482. int r = 0;
  1483. switch (id) {
  1484. case KVM_REG_PPC_IAC1:
  1485. vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
  1486. break;
  1487. case KVM_REG_PPC_IAC2:
  1488. vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
  1489. break;
  1490. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  1491. case KVM_REG_PPC_IAC3:
  1492. vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
  1493. break;
  1494. case KVM_REG_PPC_IAC4:
  1495. vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
  1496. break;
  1497. #endif
  1498. case KVM_REG_PPC_DAC1:
  1499. vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
  1500. break;
  1501. case KVM_REG_PPC_DAC2:
  1502. vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
  1503. break;
  1504. case KVM_REG_PPC_EPR: {
  1505. u32 new_epr = set_reg_val(id, *val);
  1506. kvmppc_set_epr(vcpu, new_epr);
  1507. break;
  1508. }
  1509. #if defined(CONFIG_64BIT)
  1510. case KVM_REG_PPC_EPCR: {
  1511. u32 new_epcr = set_reg_val(id, *val);
  1512. kvmppc_set_epcr(vcpu, new_epcr);
  1513. break;
  1514. }
  1515. #endif
  1516. case KVM_REG_PPC_OR_TSR: {
  1517. u32 tsr_bits = set_reg_val(id, *val);
  1518. kvmppc_set_tsr_bits(vcpu, tsr_bits);
  1519. break;
  1520. }
  1521. case KVM_REG_PPC_CLEAR_TSR: {
  1522. u32 tsr_bits = set_reg_val(id, *val);
  1523. kvmppc_clr_tsr_bits(vcpu, tsr_bits);
  1524. break;
  1525. }
  1526. case KVM_REG_PPC_TSR: {
  1527. u32 tsr = set_reg_val(id, *val);
  1528. kvmppc_set_tsr(vcpu, tsr);
  1529. break;
  1530. }
  1531. case KVM_REG_PPC_TCR: {
  1532. u32 tcr = set_reg_val(id, *val);
  1533. kvmppc_set_tcr(vcpu, tcr);
  1534. break;
  1535. }
  1536. case KVM_REG_PPC_VRSAVE:
  1537. vcpu->arch.vrsave = set_reg_val(id, *val);
  1538. break;
  1539. default:
  1540. r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
  1541. break;
  1542. }
  1543. return r;
  1544. }
  1545. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  1546. {
  1547. return -ENOTSUPP;
  1548. }
  1549. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  1550. {
  1551. return -ENOTSUPP;
  1552. }
  1553. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  1554. struct kvm_translation *tr)
  1555. {
  1556. int r;
  1557. vcpu_load(vcpu);
  1558. r = kvmppc_core_vcpu_translate(vcpu, tr);
  1559. vcpu_put(vcpu);
  1560. return r;
  1561. }
  1562. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
  1563. {
  1564. return -ENOTSUPP;
  1565. }
  1566. void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
  1567. struct kvm_memory_slot *dont)
  1568. {
  1569. }
  1570. int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
  1571. unsigned long npages)
  1572. {
  1573. return 0;
  1574. }
  1575. int kvmppc_core_prepare_memory_region(struct kvm *kvm,
  1576. struct kvm_memory_slot *memslot,
  1577. const struct kvm_userspace_memory_region *mem)
  1578. {
  1579. return 0;
  1580. }
  1581. void kvmppc_core_commit_memory_region(struct kvm *kvm,
  1582. const struct kvm_userspace_memory_region *mem,
  1583. const struct kvm_memory_slot *old,
  1584. const struct kvm_memory_slot *new)
  1585. {
  1586. }
  1587. void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
  1588. {
  1589. }
  1590. void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
  1591. {
  1592. #if defined(CONFIG_64BIT)
  1593. vcpu->arch.epcr = new_epcr;
  1594. #ifdef CONFIG_KVM_BOOKE_HV
  1595. vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
  1596. if (vcpu->arch.epcr & SPRN_EPCR_ICM)
  1597. vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
  1598. #endif
  1599. #endif
  1600. }
  1601. void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
  1602. {
  1603. vcpu->arch.tcr = new_tcr;
  1604. arm_next_watchdog(vcpu);
  1605. update_timer_ints(vcpu);
  1606. }
  1607. void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
  1608. {
  1609. set_bits(tsr_bits, &vcpu->arch.tsr);
  1610. smp_wmb();
  1611. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1612. kvm_vcpu_kick(vcpu);
  1613. }
  1614. void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
  1615. {
  1616. clear_bits(tsr_bits, &vcpu->arch.tsr);
  1617. /*
  1618. * We may have stopped the watchdog due to
  1619. * being stuck on final expiration.
  1620. */
  1621. if (tsr_bits & (TSR_ENW | TSR_WIS))
  1622. arm_next_watchdog(vcpu);
  1623. update_timer_ints(vcpu);
  1624. }
  1625. void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
  1626. {
  1627. if (vcpu->arch.tcr & TCR_ARE) {
  1628. vcpu->arch.dec = vcpu->arch.decar;
  1629. kvmppc_emulate_dec(vcpu);
  1630. }
  1631. kvmppc_set_tsr_bits(vcpu, TSR_DIS);
  1632. }
  1633. static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
  1634. uint64_t addr, int index)
  1635. {
  1636. switch (index) {
  1637. case 0:
  1638. dbg_reg->dbcr0 |= DBCR0_IAC1;
  1639. dbg_reg->iac1 = addr;
  1640. break;
  1641. case 1:
  1642. dbg_reg->dbcr0 |= DBCR0_IAC2;
  1643. dbg_reg->iac2 = addr;
  1644. break;
  1645. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  1646. case 2:
  1647. dbg_reg->dbcr0 |= DBCR0_IAC3;
  1648. dbg_reg->iac3 = addr;
  1649. break;
  1650. case 3:
  1651. dbg_reg->dbcr0 |= DBCR0_IAC4;
  1652. dbg_reg->iac4 = addr;
  1653. break;
  1654. #endif
  1655. default:
  1656. return -EINVAL;
  1657. }
  1658. dbg_reg->dbcr0 |= DBCR0_IDM;
  1659. return 0;
  1660. }
  1661. static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
  1662. int type, int index)
  1663. {
  1664. switch (index) {
  1665. case 0:
  1666. if (type & KVMPPC_DEBUG_WATCH_READ)
  1667. dbg_reg->dbcr0 |= DBCR0_DAC1R;
  1668. if (type & KVMPPC_DEBUG_WATCH_WRITE)
  1669. dbg_reg->dbcr0 |= DBCR0_DAC1W;
  1670. dbg_reg->dac1 = addr;
  1671. break;
  1672. case 1:
  1673. if (type & KVMPPC_DEBUG_WATCH_READ)
  1674. dbg_reg->dbcr0 |= DBCR0_DAC2R;
  1675. if (type & KVMPPC_DEBUG_WATCH_WRITE)
  1676. dbg_reg->dbcr0 |= DBCR0_DAC2W;
  1677. dbg_reg->dac2 = addr;
  1678. break;
  1679. default:
  1680. return -EINVAL;
  1681. }
  1682. dbg_reg->dbcr0 |= DBCR0_IDM;
  1683. return 0;
  1684. }
  1685. void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
  1686. {
  1687. /* XXX: Add similar MSR protection for BookE-PR */
  1688. #ifdef CONFIG_KVM_BOOKE_HV
  1689. BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
  1690. if (set) {
  1691. if (prot_bitmap & MSR_UCLE)
  1692. vcpu->arch.shadow_msrp |= MSRP_UCLEP;
  1693. if (prot_bitmap & MSR_DE)
  1694. vcpu->arch.shadow_msrp |= MSRP_DEP;
  1695. if (prot_bitmap & MSR_PMM)
  1696. vcpu->arch.shadow_msrp |= MSRP_PMMP;
  1697. } else {
  1698. if (prot_bitmap & MSR_UCLE)
  1699. vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
  1700. if (prot_bitmap & MSR_DE)
  1701. vcpu->arch.shadow_msrp &= ~MSRP_DEP;
  1702. if (prot_bitmap & MSR_PMM)
  1703. vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
  1704. }
  1705. #endif
  1706. }
  1707. int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
  1708. enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
  1709. {
  1710. int gtlb_index;
  1711. gpa_t gpaddr;
  1712. #ifdef CONFIG_KVM_E500V2
  1713. if (!(vcpu->arch.shared->msr & MSR_PR) &&
  1714. (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
  1715. pte->eaddr = eaddr;
  1716. pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
  1717. (eaddr & ~PAGE_MASK);
  1718. pte->vpage = eaddr >> PAGE_SHIFT;
  1719. pte->may_read = true;
  1720. pte->may_write = true;
  1721. pte->may_execute = true;
  1722. return 0;
  1723. }
  1724. #endif
  1725. /* Check the guest TLB. */
  1726. switch (xlid) {
  1727. case XLATE_INST:
  1728. gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
  1729. break;
  1730. case XLATE_DATA:
  1731. gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
  1732. break;
  1733. default:
  1734. BUG();
  1735. }
  1736. /* Do we have a TLB entry at all? */
  1737. if (gtlb_index < 0)
  1738. return -ENOENT;
  1739. gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
  1740. pte->eaddr = eaddr;
  1741. pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
  1742. pte->vpage = eaddr >> PAGE_SHIFT;
  1743. /* XXX read permissions from the guest TLB */
  1744. pte->may_read = true;
  1745. pte->may_write = true;
  1746. pte->may_execute = true;
  1747. return 0;
  1748. }
  1749. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  1750. struct kvm_guest_debug *dbg)
  1751. {
  1752. struct debug_reg *dbg_reg;
  1753. int n, b = 0, w = 0;
  1754. int ret = 0;
  1755. vcpu_load(vcpu);
  1756. if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
  1757. vcpu->arch.dbg_reg.dbcr0 = 0;
  1758. vcpu->guest_debug = 0;
  1759. kvm_guest_protect_msr(vcpu, MSR_DE, false);
  1760. goto out;
  1761. }
  1762. kvm_guest_protect_msr(vcpu, MSR_DE, true);
  1763. vcpu->guest_debug = dbg->control;
  1764. vcpu->arch.dbg_reg.dbcr0 = 0;
  1765. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  1766. vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
  1767. /* Code below handles only HW breakpoints */
  1768. dbg_reg = &(vcpu->arch.dbg_reg);
  1769. #ifdef CONFIG_KVM_BOOKE_HV
  1770. /*
  1771. * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
  1772. * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
  1773. */
  1774. dbg_reg->dbcr1 = 0;
  1775. dbg_reg->dbcr2 = 0;
  1776. #else
  1777. /*
  1778. * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
  1779. * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
  1780. * is set.
  1781. */
  1782. dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
  1783. DBCR1_IAC4US;
  1784. dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
  1785. #endif
  1786. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  1787. goto out;
  1788. ret = -EINVAL;
  1789. for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
  1790. uint64_t addr = dbg->arch.bp[n].addr;
  1791. uint32_t type = dbg->arch.bp[n].type;
  1792. if (type == KVMPPC_DEBUG_NONE)
  1793. continue;
  1794. if (type & ~(KVMPPC_DEBUG_WATCH_READ |
  1795. KVMPPC_DEBUG_WATCH_WRITE |
  1796. KVMPPC_DEBUG_BREAKPOINT))
  1797. goto out;
  1798. if (type & KVMPPC_DEBUG_BREAKPOINT) {
  1799. /* Setting H/W breakpoint */
  1800. if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
  1801. goto out;
  1802. } else {
  1803. /* Setting H/W watchpoint */
  1804. if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
  1805. type, w++))
  1806. goto out;
  1807. }
  1808. }
  1809. ret = 0;
  1810. out:
  1811. vcpu_put(vcpu);
  1812. return ret;
  1813. }
  1814. void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1815. {
  1816. vcpu->cpu = smp_processor_id();
  1817. current->thread.kvm_vcpu = vcpu;
  1818. }
  1819. void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
  1820. {
  1821. current->thread.kvm_vcpu = NULL;
  1822. vcpu->cpu = -1;
  1823. /* Clear pending debug event in DBSR */
  1824. kvmppc_clear_dbsr();
  1825. }
  1826. void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
  1827. {
  1828. vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
  1829. }
  1830. int kvmppc_core_init_vm(struct kvm *kvm)
  1831. {
  1832. return kvm->arch.kvm_ops->init_vm(kvm);
  1833. }
  1834. struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
  1835. {
  1836. return kvm->arch.kvm_ops->vcpu_create(kvm, id);
  1837. }
  1838. void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
  1839. {
  1840. vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
  1841. }
  1842. void kvmppc_core_destroy_vm(struct kvm *kvm)
  1843. {
  1844. kvm->arch.kvm_ops->destroy_vm(kvm);
  1845. }
  1846. void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1847. {
  1848. vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
  1849. }
  1850. void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
  1851. {
  1852. vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
  1853. }
  1854. int __init kvmppc_booke_init(void)
  1855. {
  1856. #ifndef CONFIG_KVM_BOOKE_HV
  1857. unsigned long ivor[16];
  1858. unsigned long *handler = kvmppc_booke_handler_addr;
  1859. unsigned long max_ivor = 0;
  1860. unsigned long handler_len;
  1861. int i;
  1862. /* We install our own exception handlers by hijacking IVPR. IVPR must
  1863. * be 16-bit aligned, so we need a 64KB allocation. */
  1864. kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
  1865. VCPU_SIZE_ORDER);
  1866. if (!kvmppc_booke_handlers)
  1867. return -ENOMEM;
  1868. /* XXX make sure our handlers are smaller than Linux's */
  1869. /* Copy our interrupt handlers to match host IVORs. That way we don't
  1870. * have to swap the IVORs on every guest/host transition. */
  1871. ivor[0] = mfspr(SPRN_IVOR0);
  1872. ivor[1] = mfspr(SPRN_IVOR1);
  1873. ivor[2] = mfspr(SPRN_IVOR2);
  1874. ivor[3] = mfspr(SPRN_IVOR3);
  1875. ivor[4] = mfspr(SPRN_IVOR4);
  1876. ivor[5] = mfspr(SPRN_IVOR5);
  1877. ivor[6] = mfspr(SPRN_IVOR6);
  1878. ivor[7] = mfspr(SPRN_IVOR7);
  1879. ivor[8] = mfspr(SPRN_IVOR8);
  1880. ivor[9] = mfspr(SPRN_IVOR9);
  1881. ivor[10] = mfspr(SPRN_IVOR10);
  1882. ivor[11] = mfspr(SPRN_IVOR11);
  1883. ivor[12] = mfspr(SPRN_IVOR12);
  1884. ivor[13] = mfspr(SPRN_IVOR13);
  1885. ivor[14] = mfspr(SPRN_IVOR14);
  1886. ivor[15] = mfspr(SPRN_IVOR15);
  1887. for (i = 0; i < 16; i++) {
  1888. if (ivor[i] > max_ivor)
  1889. max_ivor = i;
  1890. handler_len = handler[i + 1] - handler[i];
  1891. memcpy((void *)kvmppc_booke_handlers + ivor[i],
  1892. (void *)handler[i], handler_len);
  1893. }
  1894. handler_len = handler[max_ivor + 1] - handler[max_ivor];
  1895. flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
  1896. ivor[max_ivor] + handler_len);
  1897. #endif /* !BOOKE_HV */
  1898. return 0;
  1899. }
  1900. void __exit kvmppc_booke_exit(void)
  1901. {
  1902. free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
  1903. kvm_exit();
  1904. }