atmel_usba_udc.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Atmel USBA high speed USB device controller
  4. *
  5. * Copyright (C) 2005-2007 Atmel Corporation
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk/at91_pmc.h>
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/slab.h>
  14. #include <linux/device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/list.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regmap.h>
  20. #include <linux/ctype.h>
  21. #include <linux/usb/ch9.h>
  22. #include <linux/usb/gadget.h>
  23. #include <linux/delay.h>
  24. #include <linux/of.h>
  25. #include <linux/irq.h>
  26. #include <linux/gpio/consumer.h>
  27. #include "atmel_usba_udc.h"
  28. #define USBA_VBUS_IRQFLAGS (IRQF_ONESHOT \
  29. | IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING)
  30. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  31. #include <linux/debugfs.h>
  32. #include <linux/uaccess.h>
  33. static int queue_dbg_open(struct inode *inode, struct file *file)
  34. {
  35. struct usba_ep *ep = inode->i_private;
  36. struct usba_request *req, *req_copy;
  37. struct list_head *queue_data;
  38. queue_data = kmalloc(sizeof(*queue_data), GFP_KERNEL);
  39. if (!queue_data)
  40. return -ENOMEM;
  41. INIT_LIST_HEAD(queue_data);
  42. spin_lock_irq(&ep->udc->lock);
  43. list_for_each_entry(req, &ep->queue, queue) {
  44. req_copy = kmemdup(req, sizeof(*req_copy), GFP_ATOMIC);
  45. if (!req_copy)
  46. goto fail;
  47. list_add_tail(&req_copy->queue, queue_data);
  48. }
  49. spin_unlock_irq(&ep->udc->lock);
  50. file->private_data = queue_data;
  51. return 0;
  52. fail:
  53. spin_unlock_irq(&ep->udc->lock);
  54. list_for_each_entry_safe(req, req_copy, queue_data, queue) {
  55. list_del(&req->queue);
  56. kfree(req);
  57. }
  58. kfree(queue_data);
  59. return -ENOMEM;
  60. }
  61. /*
  62. * bbbbbbbb llllllll IZS sssss nnnn FDL\n\0
  63. *
  64. * b: buffer address
  65. * l: buffer length
  66. * I/i: interrupt/no interrupt
  67. * Z/z: zero/no zero
  68. * S/s: short ok/short not ok
  69. * s: status
  70. * n: nr_packets
  71. * F/f: submitted/not submitted to FIFO
  72. * D/d: using/not using DMA
  73. * L/l: last transaction/not last transaction
  74. */
  75. static ssize_t queue_dbg_read(struct file *file, char __user *buf,
  76. size_t nbytes, loff_t *ppos)
  77. {
  78. struct list_head *queue = file->private_data;
  79. struct usba_request *req, *tmp_req;
  80. size_t len, remaining, actual = 0;
  81. char tmpbuf[38];
  82. if (!access_ok(VERIFY_WRITE, buf, nbytes))
  83. return -EFAULT;
  84. inode_lock(file_inode(file));
  85. list_for_each_entry_safe(req, tmp_req, queue, queue) {
  86. len = snprintf(tmpbuf, sizeof(tmpbuf),
  87. "%8p %08x %c%c%c %5d %c%c%c\n",
  88. req->req.buf, req->req.length,
  89. req->req.no_interrupt ? 'i' : 'I',
  90. req->req.zero ? 'Z' : 'z',
  91. req->req.short_not_ok ? 's' : 'S',
  92. req->req.status,
  93. req->submitted ? 'F' : 'f',
  94. req->using_dma ? 'D' : 'd',
  95. req->last_transaction ? 'L' : 'l');
  96. len = min(len, sizeof(tmpbuf));
  97. if (len > nbytes)
  98. break;
  99. list_del(&req->queue);
  100. kfree(req);
  101. remaining = __copy_to_user(buf, tmpbuf, len);
  102. actual += len - remaining;
  103. if (remaining)
  104. break;
  105. nbytes -= len;
  106. buf += len;
  107. }
  108. inode_unlock(file_inode(file));
  109. return actual;
  110. }
  111. static int queue_dbg_release(struct inode *inode, struct file *file)
  112. {
  113. struct list_head *queue_data = file->private_data;
  114. struct usba_request *req, *tmp_req;
  115. list_for_each_entry_safe(req, tmp_req, queue_data, queue) {
  116. list_del(&req->queue);
  117. kfree(req);
  118. }
  119. kfree(queue_data);
  120. return 0;
  121. }
  122. static int regs_dbg_open(struct inode *inode, struct file *file)
  123. {
  124. struct usba_udc *udc;
  125. unsigned int i;
  126. u32 *data;
  127. int ret = -ENOMEM;
  128. inode_lock(inode);
  129. udc = inode->i_private;
  130. data = kmalloc(inode->i_size, GFP_KERNEL);
  131. if (!data)
  132. goto out;
  133. spin_lock_irq(&udc->lock);
  134. for (i = 0; i < inode->i_size / 4; i++)
  135. data[i] = readl_relaxed(udc->regs + i * 4);
  136. spin_unlock_irq(&udc->lock);
  137. file->private_data = data;
  138. ret = 0;
  139. out:
  140. inode_unlock(inode);
  141. return ret;
  142. }
  143. static ssize_t regs_dbg_read(struct file *file, char __user *buf,
  144. size_t nbytes, loff_t *ppos)
  145. {
  146. struct inode *inode = file_inode(file);
  147. int ret;
  148. inode_lock(inode);
  149. ret = simple_read_from_buffer(buf, nbytes, ppos,
  150. file->private_data,
  151. file_inode(file)->i_size);
  152. inode_unlock(inode);
  153. return ret;
  154. }
  155. static int regs_dbg_release(struct inode *inode, struct file *file)
  156. {
  157. kfree(file->private_data);
  158. return 0;
  159. }
  160. const struct file_operations queue_dbg_fops = {
  161. .owner = THIS_MODULE,
  162. .open = queue_dbg_open,
  163. .llseek = no_llseek,
  164. .read = queue_dbg_read,
  165. .release = queue_dbg_release,
  166. };
  167. const struct file_operations regs_dbg_fops = {
  168. .owner = THIS_MODULE,
  169. .open = regs_dbg_open,
  170. .llseek = generic_file_llseek,
  171. .read = regs_dbg_read,
  172. .release = regs_dbg_release,
  173. };
  174. static void usba_ep_init_debugfs(struct usba_udc *udc,
  175. struct usba_ep *ep)
  176. {
  177. struct dentry *ep_root;
  178. ep_root = debugfs_create_dir(ep->ep.name, udc->debugfs_root);
  179. ep->debugfs_dir = ep_root;
  180. debugfs_create_file("queue", 0400, ep_root, ep, &queue_dbg_fops);
  181. if (ep->can_dma)
  182. debugfs_create_u32("dma_status", 0400, ep_root,
  183. &ep->last_dma_status);
  184. if (ep_is_control(ep))
  185. debugfs_create_u32("state", 0400, ep_root, &ep->state);
  186. }
  187. static void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  188. {
  189. debugfs_remove_recursive(ep->debugfs_dir);
  190. }
  191. static void usba_init_debugfs(struct usba_udc *udc)
  192. {
  193. struct dentry *root;
  194. struct resource *regs_resource;
  195. root = debugfs_create_dir(udc->gadget.name, NULL);
  196. udc->debugfs_root = root;
  197. regs_resource = platform_get_resource(udc->pdev, IORESOURCE_MEM,
  198. CTRL_IOMEM_ID);
  199. if (regs_resource) {
  200. debugfs_create_file_size("regs", 0400, root, udc,
  201. &regs_dbg_fops,
  202. resource_size(regs_resource));
  203. }
  204. usba_ep_init_debugfs(udc, to_usba_ep(udc->gadget.ep0));
  205. }
  206. static void usba_cleanup_debugfs(struct usba_udc *udc)
  207. {
  208. usba_ep_cleanup_debugfs(to_usba_ep(udc->gadget.ep0));
  209. debugfs_remove_recursive(udc->debugfs_root);
  210. }
  211. #else
  212. static inline void usba_ep_init_debugfs(struct usba_udc *udc,
  213. struct usba_ep *ep)
  214. {
  215. }
  216. static inline void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  217. {
  218. }
  219. static inline void usba_init_debugfs(struct usba_udc *udc)
  220. {
  221. }
  222. static inline void usba_cleanup_debugfs(struct usba_udc *udc)
  223. {
  224. }
  225. #endif
  226. static ushort fifo_mode;
  227. module_param(fifo_mode, ushort, 0x0);
  228. MODULE_PARM_DESC(fifo_mode, "Endpoint configuration mode");
  229. /* mode 0 - uses autoconfig */
  230. /* mode 1 - fits in 8KB, generic max fifo configuration */
  231. static struct usba_fifo_cfg mode_1_cfg[] = {
  232. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  233. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 2, },
  234. { .hw_ep_num = 2, .fifo_size = 1024, .nr_banks = 1, },
  235. { .hw_ep_num = 3, .fifo_size = 1024, .nr_banks = 1, },
  236. { .hw_ep_num = 4, .fifo_size = 1024, .nr_banks = 1, },
  237. { .hw_ep_num = 5, .fifo_size = 1024, .nr_banks = 1, },
  238. { .hw_ep_num = 6, .fifo_size = 1024, .nr_banks = 1, },
  239. };
  240. /* mode 2 - fits in 8KB, performance max fifo configuration */
  241. static struct usba_fifo_cfg mode_2_cfg[] = {
  242. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  243. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 3, },
  244. { .hw_ep_num = 2, .fifo_size = 1024, .nr_banks = 2, },
  245. { .hw_ep_num = 3, .fifo_size = 1024, .nr_banks = 2, },
  246. };
  247. /* mode 3 - fits in 8KB, mixed fifo configuration */
  248. static struct usba_fifo_cfg mode_3_cfg[] = {
  249. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  250. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 2, },
  251. { .hw_ep_num = 2, .fifo_size = 512, .nr_banks = 2, },
  252. { .hw_ep_num = 3, .fifo_size = 512, .nr_banks = 2, },
  253. { .hw_ep_num = 4, .fifo_size = 512, .nr_banks = 2, },
  254. { .hw_ep_num = 5, .fifo_size = 512, .nr_banks = 2, },
  255. { .hw_ep_num = 6, .fifo_size = 512, .nr_banks = 2, },
  256. };
  257. /* mode 4 - fits in 8KB, custom fifo configuration */
  258. static struct usba_fifo_cfg mode_4_cfg[] = {
  259. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  260. { .hw_ep_num = 1, .fifo_size = 512, .nr_banks = 2, },
  261. { .hw_ep_num = 2, .fifo_size = 512, .nr_banks = 2, },
  262. { .hw_ep_num = 3, .fifo_size = 8, .nr_banks = 2, },
  263. { .hw_ep_num = 4, .fifo_size = 512, .nr_banks = 2, },
  264. { .hw_ep_num = 5, .fifo_size = 512, .nr_banks = 2, },
  265. { .hw_ep_num = 6, .fifo_size = 16, .nr_banks = 2, },
  266. { .hw_ep_num = 7, .fifo_size = 8, .nr_banks = 2, },
  267. { .hw_ep_num = 8, .fifo_size = 8, .nr_banks = 2, },
  268. };
  269. /* Add additional configurations here */
  270. static int usba_config_fifo_table(struct usba_udc *udc)
  271. {
  272. int n;
  273. switch (fifo_mode) {
  274. default:
  275. fifo_mode = 0;
  276. case 0:
  277. udc->fifo_cfg = NULL;
  278. n = 0;
  279. break;
  280. case 1:
  281. udc->fifo_cfg = mode_1_cfg;
  282. n = ARRAY_SIZE(mode_1_cfg);
  283. break;
  284. case 2:
  285. udc->fifo_cfg = mode_2_cfg;
  286. n = ARRAY_SIZE(mode_2_cfg);
  287. break;
  288. case 3:
  289. udc->fifo_cfg = mode_3_cfg;
  290. n = ARRAY_SIZE(mode_3_cfg);
  291. break;
  292. case 4:
  293. udc->fifo_cfg = mode_4_cfg;
  294. n = ARRAY_SIZE(mode_4_cfg);
  295. break;
  296. }
  297. DBG(DBG_HW, "Setup fifo_mode %d\n", fifo_mode);
  298. return n;
  299. }
  300. static inline u32 usba_int_enb_get(struct usba_udc *udc)
  301. {
  302. return udc->int_enb_cache;
  303. }
  304. static inline void usba_int_enb_set(struct usba_udc *udc, u32 val)
  305. {
  306. usba_writel(udc, INT_ENB, val);
  307. udc->int_enb_cache = val;
  308. }
  309. static int vbus_is_present(struct usba_udc *udc)
  310. {
  311. if (udc->vbus_pin)
  312. return gpiod_get_value(udc->vbus_pin);
  313. /* No Vbus detection: Assume always present */
  314. return 1;
  315. }
  316. static void toggle_bias(struct usba_udc *udc, int is_on)
  317. {
  318. if (udc->errata && udc->errata->toggle_bias)
  319. udc->errata->toggle_bias(udc, is_on);
  320. }
  321. static void generate_bias_pulse(struct usba_udc *udc)
  322. {
  323. if (!udc->bias_pulse_needed)
  324. return;
  325. if (udc->errata && udc->errata->pulse_bias)
  326. udc->errata->pulse_bias(udc);
  327. udc->bias_pulse_needed = false;
  328. }
  329. static void next_fifo_transaction(struct usba_ep *ep, struct usba_request *req)
  330. {
  331. unsigned int transaction_len;
  332. transaction_len = req->req.length - req->req.actual;
  333. req->last_transaction = 1;
  334. if (transaction_len > ep->ep.maxpacket) {
  335. transaction_len = ep->ep.maxpacket;
  336. req->last_transaction = 0;
  337. } else if (transaction_len == ep->ep.maxpacket && req->req.zero)
  338. req->last_transaction = 0;
  339. DBG(DBG_QUEUE, "%s: submit_transaction, req %p (length %d)%s\n",
  340. ep->ep.name, req, transaction_len,
  341. req->last_transaction ? ", done" : "");
  342. memcpy_toio(ep->fifo, req->req.buf + req->req.actual, transaction_len);
  343. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  344. req->req.actual += transaction_len;
  345. }
  346. static void submit_request(struct usba_ep *ep, struct usba_request *req)
  347. {
  348. DBG(DBG_QUEUE, "%s: submit_request: req %p (length %d)\n",
  349. ep->ep.name, req, req->req.length);
  350. req->req.actual = 0;
  351. req->submitted = 1;
  352. if (req->using_dma) {
  353. if (req->req.length == 0) {
  354. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  355. return;
  356. }
  357. if (req->req.zero)
  358. usba_ep_writel(ep, CTL_ENB, USBA_SHORT_PACKET);
  359. else
  360. usba_ep_writel(ep, CTL_DIS, USBA_SHORT_PACKET);
  361. usba_dma_writel(ep, ADDRESS, req->req.dma);
  362. usba_dma_writel(ep, CONTROL, req->ctrl);
  363. } else {
  364. next_fifo_transaction(ep, req);
  365. if (req->last_transaction) {
  366. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  367. if (ep_is_control(ep))
  368. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  369. } else {
  370. if (ep_is_control(ep))
  371. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  372. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  373. }
  374. }
  375. }
  376. static void submit_next_request(struct usba_ep *ep)
  377. {
  378. struct usba_request *req;
  379. if (list_empty(&ep->queue)) {
  380. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY | USBA_RX_BK_RDY);
  381. return;
  382. }
  383. req = list_entry(ep->queue.next, struct usba_request, queue);
  384. if (!req->submitted)
  385. submit_request(ep, req);
  386. }
  387. static void send_status(struct usba_udc *udc, struct usba_ep *ep)
  388. {
  389. ep->state = STATUS_STAGE_IN;
  390. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  391. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  392. }
  393. static void receive_data(struct usba_ep *ep)
  394. {
  395. struct usba_udc *udc = ep->udc;
  396. struct usba_request *req;
  397. unsigned long status;
  398. unsigned int bytecount, nr_busy;
  399. int is_complete = 0;
  400. status = usba_ep_readl(ep, STA);
  401. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  402. DBG(DBG_QUEUE, "receive data: nr_busy=%u\n", nr_busy);
  403. while (nr_busy > 0) {
  404. if (list_empty(&ep->queue)) {
  405. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  406. break;
  407. }
  408. req = list_entry(ep->queue.next,
  409. struct usba_request, queue);
  410. bytecount = USBA_BFEXT(BYTE_COUNT, status);
  411. if (status & (1 << 31))
  412. is_complete = 1;
  413. if (req->req.actual + bytecount >= req->req.length) {
  414. is_complete = 1;
  415. bytecount = req->req.length - req->req.actual;
  416. }
  417. memcpy_fromio(req->req.buf + req->req.actual,
  418. ep->fifo, bytecount);
  419. req->req.actual += bytecount;
  420. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  421. if (is_complete) {
  422. DBG(DBG_QUEUE, "%s: request done\n", ep->ep.name);
  423. req->req.status = 0;
  424. list_del_init(&req->queue);
  425. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  426. spin_unlock(&udc->lock);
  427. usb_gadget_giveback_request(&ep->ep, &req->req);
  428. spin_lock(&udc->lock);
  429. }
  430. status = usba_ep_readl(ep, STA);
  431. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  432. if (is_complete && ep_is_control(ep)) {
  433. send_status(udc, ep);
  434. break;
  435. }
  436. }
  437. }
  438. static void
  439. request_complete(struct usba_ep *ep, struct usba_request *req, int status)
  440. {
  441. struct usba_udc *udc = ep->udc;
  442. WARN_ON(!list_empty(&req->queue));
  443. if (req->req.status == -EINPROGRESS)
  444. req->req.status = status;
  445. if (req->using_dma)
  446. usb_gadget_unmap_request(&udc->gadget, &req->req, ep->is_in);
  447. DBG(DBG_GADGET | DBG_REQ,
  448. "%s: req %p complete: status %d, actual %u\n",
  449. ep->ep.name, req, req->req.status, req->req.actual);
  450. spin_unlock(&udc->lock);
  451. usb_gadget_giveback_request(&ep->ep, &req->req);
  452. spin_lock(&udc->lock);
  453. }
  454. static void
  455. request_complete_list(struct usba_ep *ep, struct list_head *list, int status)
  456. {
  457. struct usba_request *req, *tmp_req;
  458. list_for_each_entry_safe(req, tmp_req, list, queue) {
  459. list_del_init(&req->queue);
  460. request_complete(ep, req, status);
  461. }
  462. }
  463. static int
  464. usba_ep_enable(struct usb_ep *_ep, const struct usb_endpoint_descriptor *desc)
  465. {
  466. struct usba_ep *ep = to_usba_ep(_ep);
  467. struct usba_udc *udc = ep->udc;
  468. unsigned long flags, maxpacket;
  469. unsigned int nr_trans;
  470. DBG(DBG_GADGET, "%s: ep_enable: desc=%p\n", ep->ep.name, desc);
  471. maxpacket = usb_endpoint_maxp(desc);
  472. if (((desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK) != ep->index)
  473. || ep->index == 0
  474. || desc->bDescriptorType != USB_DT_ENDPOINT
  475. || maxpacket == 0
  476. || maxpacket > ep->fifo_size) {
  477. DBG(DBG_ERR, "ep_enable: Invalid argument");
  478. return -EINVAL;
  479. }
  480. ep->is_isoc = 0;
  481. ep->is_in = 0;
  482. DBG(DBG_ERR, "%s: EPT_CFG = 0x%lx (maxpacket = %lu)\n",
  483. ep->ep.name, ep->ept_cfg, maxpacket);
  484. if (usb_endpoint_dir_in(desc)) {
  485. ep->is_in = 1;
  486. ep->ept_cfg |= USBA_EPT_DIR_IN;
  487. }
  488. switch (usb_endpoint_type(desc)) {
  489. case USB_ENDPOINT_XFER_CONTROL:
  490. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL);
  491. break;
  492. case USB_ENDPOINT_XFER_ISOC:
  493. if (!ep->can_isoc) {
  494. DBG(DBG_ERR, "ep_enable: %s is not isoc capable\n",
  495. ep->ep.name);
  496. return -EINVAL;
  497. }
  498. /*
  499. * Bits 11:12 specify number of _additional_
  500. * transactions per microframe.
  501. */
  502. nr_trans = usb_endpoint_maxp_mult(desc);
  503. if (nr_trans > 3)
  504. return -EINVAL;
  505. ep->is_isoc = 1;
  506. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_ISO);
  507. ep->ept_cfg |= USBA_BF(NB_TRANS, nr_trans);
  508. break;
  509. case USB_ENDPOINT_XFER_BULK:
  510. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK);
  511. break;
  512. case USB_ENDPOINT_XFER_INT:
  513. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_INT);
  514. break;
  515. }
  516. spin_lock_irqsave(&ep->udc->lock, flags);
  517. ep->ep.desc = desc;
  518. ep->ep.maxpacket = maxpacket;
  519. usba_ep_writel(ep, CFG, ep->ept_cfg);
  520. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  521. if (ep->can_dma) {
  522. u32 ctrl;
  523. usba_int_enb_set(udc, usba_int_enb_get(udc) |
  524. USBA_BF(EPT_INT, 1 << ep->index) |
  525. USBA_BF(DMA_INT, 1 << ep->index));
  526. ctrl = USBA_AUTO_VALID | USBA_INTDIS_DMA;
  527. usba_ep_writel(ep, CTL_ENB, ctrl);
  528. } else {
  529. usba_int_enb_set(udc, usba_int_enb_get(udc) |
  530. USBA_BF(EPT_INT, 1 << ep->index));
  531. }
  532. spin_unlock_irqrestore(&udc->lock, flags);
  533. DBG(DBG_HW, "EPT_CFG%d after init: %#08lx\n", ep->index,
  534. (unsigned long)usba_ep_readl(ep, CFG));
  535. DBG(DBG_HW, "INT_ENB after init: %#08lx\n",
  536. (unsigned long)usba_int_enb_get(udc));
  537. return 0;
  538. }
  539. static int usba_ep_disable(struct usb_ep *_ep)
  540. {
  541. struct usba_ep *ep = to_usba_ep(_ep);
  542. struct usba_udc *udc = ep->udc;
  543. LIST_HEAD(req_list);
  544. unsigned long flags;
  545. DBG(DBG_GADGET, "ep_disable: %s\n", ep->ep.name);
  546. spin_lock_irqsave(&udc->lock, flags);
  547. if (!ep->ep.desc) {
  548. spin_unlock_irqrestore(&udc->lock, flags);
  549. /* REVISIT because this driver disables endpoints in
  550. * reset_all_endpoints() before calling disconnect(),
  551. * most gadget drivers would trigger this non-error ...
  552. */
  553. if (udc->gadget.speed != USB_SPEED_UNKNOWN)
  554. DBG(DBG_ERR, "ep_disable: %s not enabled\n",
  555. ep->ep.name);
  556. return -EINVAL;
  557. }
  558. ep->ep.desc = NULL;
  559. list_splice_init(&ep->queue, &req_list);
  560. if (ep->can_dma) {
  561. usba_dma_writel(ep, CONTROL, 0);
  562. usba_dma_writel(ep, ADDRESS, 0);
  563. usba_dma_readl(ep, STATUS);
  564. }
  565. usba_ep_writel(ep, CTL_DIS, USBA_EPT_ENABLE);
  566. usba_int_enb_set(udc, usba_int_enb_get(udc) &
  567. ~USBA_BF(EPT_INT, 1 << ep->index));
  568. request_complete_list(ep, &req_list, -ESHUTDOWN);
  569. spin_unlock_irqrestore(&udc->lock, flags);
  570. return 0;
  571. }
  572. static struct usb_request *
  573. usba_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  574. {
  575. struct usba_request *req;
  576. DBG(DBG_GADGET, "ep_alloc_request: %p, 0x%x\n", _ep, gfp_flags);
  577. req = kzalloc(sizeof(*req), gfp_flags);
  578. if (!req)
  579. return NULL;
  580. INIT_LIST_HEAD(&req->queue);
  581. return &req->req;
  582. }
  583. static void
  584. usba_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  585. {
  586. struct usba_request *req = to_usba_req(_req);
  587. DBG(DBG_GADGET, "ep_free_request: %p, %p\n", _ep, _req);
  588. kfree(req);
  589. }
  590. static int queue_dma(struct usba_udc *udc, struct usba_ep *ep,
  591. struct usba_request *req, gfp_t gfp_flags)
  592. {
  593. unsigned long flags;
  594. int ret;
  595. DBG(DBG_DMA, "%s: req l/%u d/%pad %c%c%c\n",
  596. ep->ep.name, req->req.length, &req->req.dma,
  597. req->req.zero ? 'Z' : 'z',
  598. req->req.short_not_ok ? 'S' : 's',
  599. req->req.no_interrupt ? 'I' : 'i');
  600. if (req->req.length > 0x10000) {
  601. /* Lengths from 0 to 65536 (inclusive) are supported */
  602. DBG(DBG_ERR, "invalid request length %u\n", req->req.length);
  603. return -EINVAL;
  604. }
  605. ret = usb_gadget_map_request(&udc->gadget, &req->req, ep->is_in);
  606. if (ret)
  607. return ret;
  608. req->using_dma = 1;
  609. req->ctrl = USBA_BF(DMA_BUF_LEN, req->req.length)
  610. | USBA_DMA_CH_EN | USBA_DMA_END_BUF_IE
  611. | USBA_DMA_END_BUF_EN;
  612. if (!ep->is_in)
  613. req->ctrl |= USBA_DMA_END_TR_EN | USBA_DMA_END_TR_IE;
  614. /*
  615. * Add this request to the queue and submit for DMA if
  616. * possible. Check if we're still alive first -- we may have
  617. * received a reset since last time we checked.
  618. */
  619. ret = -ESHUTDOWN;
  620. spin_lock_irqsave(&udc->lock, flags);
  621. if (ep->ep.desc) {
  622. if (list_empty(&ep->queue))
  623. submit_request(ep, req);
  624. list_add_tail(&req->queue, &ep->queue);
  625. ret = 0;
  626. }
  627. spin_unlock_irqrestore(&udc->lock, flags);
  628. return ret;
  629. }
  630. static int
  631. usba_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  632. {
  633. struct usba_request *req = to_usba_req(_req);
  634. struct usba_ep *ep = to_usba_ep(_ep);
  635. struct usba_udc *udc = ep->udc;
  636. unsigned long flags;
  637. int ret;
  638. DBG(DBG_GADGET | DBG_QUEUE | DBG_REQ, "%s: queue req %p, len %u\n",
  639. ep->ep.name, req, _req->length);
  640. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN ||
  641. !ep->ep.desc)
  642. return -ESHUTDOWN;
  643. req->submitted = 0;
  644. req->using_dma = 0;
  645. req->last_transaction = 0;
  646. _req->status = -EINPROGRESS;
  647. _req->actual = 0;
  648. if (ep->can_dma)
  649. return queue_dma(udc, ep, req, gfp_flags);
  650. /* May have received a reset since last time we checked */
  651. ret = -ESHUTDOWN;
  652. spin_lock_irqsave(&udc->lock, flags);
  653. if (ep->ep.desc) {
  654. list_add_tail(&req->queue, &ep->queue);
  655. if ((!ep_is_control(ep) && ep->is_in) ||
  656. (ep_is_control(ep)
  657. && (ep->state == DATA_STAGE_IN
  658. || ep->state == STATUS_STAGE_IN)))
  659. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  660. else
  661. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  662. ret = 0;
  663. }
  664. spin_unlock_irqrestore(&udc->lock, flags);
  665. return ret;
  666. }
  667. static void
  668. usba_update_req(struct usba_ep *ep, struct usba_request *req, u32 status)
  669. {
  670. req->req.actual = req->req.length - USBA_BFEXT(DMA_BUF_LEN, status);
  671. }
  672. static int stop_dma(struct usba_ep *ep, u32 *pstatus)
  673. {
  674. unsigned int timeout;
  675. u32 status;
  676. /*
  677. * Stop the DMA controller. When writing both CH_EN
  678. * and LINK to 0, the other bits are not affected.
  679. */
  680. usba_dma_writel(ep, CONTROL, 0);
  681. /* Wait for the FIFO to empty */
  682. for (timeout = 40; timeout; --timeout) {
  683. status = usba_dma_readl(ep, STATUS);
  684. if (!(status & USBA_DMA_CH_EN))
  685. break;
  686. udelay(1);
  687. }
  688. if (pstatus)
  689. *pstatus = status;
  690. if (timeout == 0) {
  691. dev_err(&ep->udc->pdev->dev,
  692. "%s: timed out waiting for DMA FIFO to empty\n",
  693. ep->ep.name);
  694. return -ETIMEDOUT;
  695. }
  696. return 0;
  697. }
  698. static int usba_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  699. {
  700. struct usba_ep *ep = to_usba_ep(_ep);
  701. struct usba_udc *udc = ep->udc;
  702. struct usba_request *req;
  703. unsigned long flags;
  704. u32 status;
  705. DBG(DBG_GADGET | DBG_QUEUE, "ep_dequeue: %s, req %p\n",
  706. ep->ep.name, _req);
  707. spin_lock_irqsave(&udc->lock, flags);
  708. list_for_each_entry(req, &ep->queue, queue) {
  709. if (&req->req == _req)
  710. break;
  711. }
  712. if (&req->req != _req) {
  713. spin_unlock_irqrestore(&udc->lock, flags);
  714. return -EINVAL;
  715. }
  716. if (req->using_dma) {
  717. /*
  718. * If this request is currently being transferred,
  719. * stop the DMA controller and reset the FIFO.
  720. */
  721. if (ep->queue.next == &req->queue) {
  722. status = usba_dma_readl(ep, STATUS);
  723. if (status & USBA_DMA_CH_EN)
  724. stop_dma(ep, &status);
  725. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  726. ep->last_dma_status = status;
  727. #endif
  728. usba_writel(udc, EPT_RST, 1 << ep->index);
  729. usba_update_req(ep, req, status);
  730. }
  731. }
  732. /*
  733. * Errors should stop the queue from advancing until the
  734. * completion function returns.
  735. */
  736. list_del_init(&req->queue);
  737. request_complete(ep, req, -ECONNRESET);
  738. /* Process the next request if any */
  739. submit_next_request(ep);
  740. spin_unlock_irqrestore(&udc->lock, flags);
  741. return 0;
  742. }
  743. static int usba_ep_set_halt(struct usb_ep *_ep, int value)
  744. {
  745. struct usba_ep *ep = to_usba_ep(_ep);
  746. struct usba_udc *udc = ep->udc;
  747. unsigned long flags;
  748. int ret = 0;
  749. DBG(DBG_GADGET, "endpoint %s: %s HALT\n", ep->ep.name,
  750. value ? "set" : "clear");
  751. if (!ep->ep.desc) {
  752. DBG(DBG_ERR, "Attempted to halt uninitialized ep %s\n",
  753. ep->ep.name);
  754. return -ENODEV;
  755. }
  756. if (ep->is_isoc) {
  757. DBG(DBG_ERR, "Attempted to halt isochronous ep %s\n",
  758. ep->ep.name);
  759. return -ENOTTY;
  760. }
  761. spin_lock_irqsave(&udc->lock, flags);
  762. /*
  763. * We can't halt IN endpoints while there are still data to be
  764. * transferred
  765. */
  766. if (!list_empty(&ep->queue)
  767. || ((value && ep->is_in && (usba_ep_readl(ep, STA)
  768. & USBA_BF(BUSY_BANKS, -1L))))) {
  769. ret = -EAGAIN;
  770. } else {
  771. if (value)
  772. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  773. else
  774. usba_ep_writel(ep, CLR_STA,
  775. USBA_FORCE_STALL | USBA_TOGGLE_CLR);
  776. usba_ep_readl(ep, STA);
  777. }
  778. spin_unlock_irqrestore(&udc->lock, flags);
  779. return ret;
  780. }
  781. static int usba_ep_fifo_status(struct usb_ep *_ep)
  782. {
  783. struct usba_ep *ep = to_usba_ep(_ep);
  784. return USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  785. }
  786. static void usba_ep_fifo_flush(struct usb_ep *_ep)
  787. {
  788. struct usba_ep *ep = to_usba_ep(_ep);
  789. struct usba_udc *udc = ep->udc;
  790. usba_writel(udc, EPT_RST, 1 << ep->index);
  791. }
  792. static const struct usb_ep_ops usba_ep_ops = {
  793. .enable = usba_ep_enable,
  794. .disable = usba_ep_disable,
  795. .alloc_request = usba_ep_alloc_request,
  796. .free_request = usba_ep_free_request,
  797. .queue = usba_ep_queue,
  798. .dequeue = usba_ep_dequeue,
  799. .set_halt = usba_ep_set_halt,
  800. .fifo_status = usba_ep_fifo_status,
  801. .fifo_flush = usba_ep_fifo_flush,
  802. };
  803. static int usba_udc_get_frame(struct usb_gadget *gadget)
  804. {
  805. struct usba_udc *udc = to_usba_udc(gadget);
  806. return USBA_BFEXT(FRAME_NUMBER, usba_readl(udc, FNUM));
  807. }
  808. static int usba_udc_wakeup(struct usb_gadget *gadget)
  809. {
  810. struct usba_udc *udc = to_usba_udc(gadget);
  811. unsigned long flags;
  812. u32 ctrl;
  813. int ret = -EINVAL;
  814. spin_lock_irqsave(&udc->lock, flags);
  815. if (udc->devstatus & (1 << USB_DEVICE_REMOTE_WAKEUP)) {
  816. ctrl = usba_readl(udc, CTRL);
  817. usba_writel(udc, CTRL, ctrl | USBA_REMOTE_WAKE_UP);
  818. ret = 0;
  819. }
  820. spin_unlock_irqrestore(&udc->lock, flags);
  821. return ret;
  822. }
  823. static int
  824. usba_udc_set_selfpowered(struct usb_gadget *gadget, int is_selfpowered)
  825. {
  826. struct usba_udc *udc = to_usba_udc(gadget);
  827. unsigned long flags;
  828. gadget->is_selfpowered = (is_selfpowered != 0);
  829. spin_lock_irqsave(&udc->lock, flags);
  830. if (is_selfpowered)
  831. udc->devstatus |= 1 << USB_DEVICE_SELF_POWERED;
  832. else
  833. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  834. spin_unlock_irqrestore(&udc->lock, flags);
  835. return 0;
  836. }
  837. static int atmel_usba_start(struct usb_gadget *gadget,
  838. struct usb_gadget_driver *driver);
  839. static int atmel_usba_stop(struct usb_gadget *gadget);
  840. static struct usb_ep *atmel_usba_match_ep(struct usb_gadget *gadget,
  841. struct usb_endpoint_descriptor *desc,
  842. struct usb_ss_ep_comp_descriptor *ep_comp)
  843. {
  844. struct usb_ep *_ep;
  845. struct usba_ep *ep;
  846. /* Look at endpoints until an unclaimed one looks usable */
  847. list_for_each_entry(_ep, &gadget->ep_list, ep_list) {
  848. if (usb_gadget_ep_match_desc(gadget, _ep, desc, ep_comp))
  849. goto found_ep;
  850. }
  851. /* Fail */
  852. return NULL;
  853. found_ep:
  854. if (fifo_mode == 0) {
  855. /* Optimize hw fifo size based on ep type and other info */
  856. ep = to_usba_ep(_ep);
  857. switch (usb_endpoint_type(desc)) {
  858. case USB_ENDPOINT_XFER_CONTROL:
  859. break;
  860. case USB_ENDPOINT_XFER_ISOC:
  861. ep->fifo_size = 1024;
  862. ep->nr_banks = 2;
  863. break;
  864. case USB_ENDPOINT_XFER_BULK:
  865. ep->fifo_size = 512;
  866. ep->nr_banks = 1;
  867. break;
  868. case USB_ENDPOINT_XFER_INT:
  869. if (desc->wMaxPacketSize == 0)
  870. ep->fifo_size =
  871. roundup_pow_of_two(_ep->maxpacket_limit);
  872. else
  873. ep->fifo_size =
  874. roundup_pow_of_two(le16_to_cpu(desc->wMaxPacketSize));
  875. ep->nr_banks = 1;
  876. break;
  877. }
  878. /* It might be a little bit late to set this */
  879. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  880. /* Generate ept_cfg basd on FIFO size and number of banks */
  881. if (ep->fifo_size <= 8)
  882. ep->ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  883. else
  884. /* LSB is bit 1, not 0 */
  885. ep->ept_cfg =
  886. USBA_BF(EPT_SIZE, fls(ep->fifo_size - 1) - 3);
  887. ep->ept_cfg |= USBA_BF(BK_NUMBER, ep->nr_banks);
  888. ep->udc->configured_ep++;
  889. }
  890. return _ep;
  891. }
  892. static const struct usb_gadget_ops usba_udc_ops = {
  893. .get_frame = usba_udc_get_frame,
  894. .wakeup = usba_udc_wakeup,
  895. .set_selfpowered = usba_udc_set_selfpowered,
  896. .udc_start = atmel_usba_start,
  897. .udc_stop = atmel_usba_stop,
  898. .match_ep = atmel_usba_match_ep,
  899. };
  900. static struct usb_endpoint_descriptor usba_ep0_desc = {
  901. .bLength = USB_DT_ENDPOINT_SIZE,
  902. .bDescriptorType = USB_DT_ENDPOINT,
  903. .bEndpointAddress = 0,
  904. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  905. .wMaxPacketSize = cpu_to_le16(64),
  906. /* FIXME: I have no idea what to put here */
  907. .bInterval = 1,
  908. };
  909. static struct usb_gadget usba_gadget_template = {
  910. .ops = &usba_udc_ops,
  911. .max_speed = USB_SPEED_HIGH,
  912. .name = "atmel_usba_udc",
  913. };
  914. /*
  915. * Called with interrupts disabled and udc->lock held.
  916. */
  917. static void reset_all_endpoints(struct usba_udc *udc)
  918. {
  919. struct usba_ep *ep;
  920. struct usba_request *req, *tmp_req;
  921. usba_writel(udc, EPT_RST, ~0UL);
  922. ep = to_usba_ep(udc->gadget.ep0);
  923. list_for_each_entry_safe(req, tmp_req, &ep->queue, queue) {
  924. list_del_init(&req->queue);
  925. request_complete(ep, req, -ECONNRESET);
  926. }
  927. }
  928. static struct usba_ep *get_ep_by_addr(struct usba_udc *udc, u16 wIndex)
  929. {
  930. struct usba_ep *ep;
  931. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  932. return to_usba_ep(udc->gadget.ep0);
  933. list_for_each_entry (ep, &udc->gadget.ep_list, ep.ep_list) {
  934. u8 bEndpointAddress;
  935. if (!ep->ep.desc)
  936. continue;
  937. bEndpointAddress = ep->ep.desc->bEndpointAddress;
  938. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  939. continue;
  940. if ((bEndpointAddress & USB_ENDPOINT_NUMBER_MASK)
  941. == (wIndex & USB_ENDPOINT_NUMBER_MASK))
  942. return ep;
  943. }
  944. return NULL;
  945. }
  946. /* Called with interrupts disabled and udc->lock held */
  947. static inline void set_protocol_stall(struct usba_udc *udc, struct usba_ep *ep)
  948. {
  949. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  950. ep->state = WAIT_FOR_SETUP;
  951. }
  952. static inline int is_stalled(struct usba_udc *udc, struct usba_ep *ep)
  953. {
  954. if (usba_ep_readl(ep, STA) & USBA_FORCE_STALL)
  955. return 1;
  956. return 0;
  957. }
  958. static inline void set_address(struct usba_udc *udc, unsigned int addr)
  959. {
  960. u32 regval;
  961. DBG(DBG_BUS, "setting address %u...\n", addr);
  962. regval = usba_readl(udc, CTRL);
  963. regval = USBA_BFINS(DEV_ADDR, addr, regval);
  964. usba_writel(udc, CTRL, regval);
  965. }
  966. static int do_test_mode(struct usba_udc *udc)
  967. {
  968. static const char test_packet_buffer[] = {
  969. /* JKJKJKJK * 9 */
  970. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  971. /* JJKKJJKK * 8 */
  972. 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA,
  973. /* JJKKJJKK * 8 */
  974. 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE,
  975. /* JJJJJJJKKKKKKK * 8 */
  976. 0xFE, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  977. 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  978. /* JJJJJJJK * 8 */
  979. 0x7F, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD,
  980. /* {JKKKKKKK * 10}, JK */
  981. 0xFC, 0x7E, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD, 0x7E
  982. };
  983. struct usba_ep *ep;
  984. struct device *dev = &udc->pdev->dev;
  985. int test_mode;
  986. test_mode = udc->test_mode;
  987. /* Start from a clean slate */
  988. reset_all_endpoints(udc);
  989. switch (test_mode) {
  990. case 0x0100:
  991. /* Test_J */
  992. usba_writel(udc, TST, USBA_TST_J_MODE);
  993. dev_info(dev, "Entering Test_J mode...\n");
  994. break;
  995. case 0x0200:
  996. /* Test_K */
  997. usba_writel(udc, TST, USBA_TST_K_MODE);
  998. dev_info(dev, "Entering Test_K mode...\n");
  999. break;
  1000. case 0x0300:
  1001. /*
  1002. * Test_SE0_NAK: Force high-speed mode and set up ep0
  1003. * for Bulk IN transfers
  1004. */
  1005. ep = &udc->usba_ep[0];
  1006. usba_writel(udc, TST,
  1007. USBA_BF(SPEED_CFG, USBA_SPEED_CFG_FORCE_HIGH));
  1008. usba_ep_writel(ep, CFG,
  1009. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  1010. | USBA_EPT_DIR_IN
  1011. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  1012. | USBA_BF(BK_NUMBER, 1));
  1013. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  1014. set_protocol_stall(udc, ep);
  1015. dev_err(dev, "Test_SE0_NAK: ep0 not mapped\n");
  1016. } else {
  1017. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  1018. dev_info(dev, "Entering Test_SE0_NAK mode...\n");
  1019. }
  1020. break;
  1021. case 0x0400:
  1022. /* Test_Packet */
  1023. ep = &udc->usba_ep[0];
  1024. usba_ep_writel(ep, CFG,
  1025. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  1026. | USBA_EPT_DIR_IN
  1027. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  1028. | USBA_BF(BK_NUMBER, 1));
  1029. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  1030. set_protocol_stall(udc, ep);
  1031. dev_err(dev, "Test_Packet: ep0 not mapped\n");
  1032. } else {
  1033. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  1034. usba_writel(udc, TST, USBA_TST_PKT_MODE);
  1035. memcpy_toio(ep->fifo, test_packet_buffer,
  1036. sizeof(test_packet_buffer));
  1037. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1038. dev_info(dev, "Entering Test_Packet mode...\n");
  1039. }
  1040. break;
  1041. default:
  1042. dev_err(dev, "Invalid test mode: 0x%04x\n", test_mode);
  1043. return -EINVAL;
  1044. }
  1045. return 0;
  1046. }
  1047. /* Avoid overly long expressions */
  1048. static inline bool feature_is_dev_remote_wakeup(struct usb_ctrlrequest *crq)
  1049. {
  1050. if (crq->wValue == cpu_to_le16(USB_DEVICE_REMOTE_WAKEUP))
  1051. return true;
  1052. return false;
  1053. }
  1054. static inline bool feature_is_dev_test_mode(struct usb_ctrlrequest *crq)
  1055. {
  1056. if (crq->wValue == cpu_to_le16(USB_DEVICE_TEST_MODE))
  1057. return true;
  1058. return false;
  1059. }
  1060. static inline bool feature_is_ep_halt(struct usb_ctrlrequest *crq)
  1061. {
  1062. if (crq->wValue == cpu_to_le16(USB_ENDPOINT_HALT))
  1063. return true;
  1064. return false;
  1065. }
  1066. static int handle_ep0_setup(struct usba_udc *udc, struct usba_ep *ep,
  1067. struct usb_ctrlrequest *crq)
  1068. {
  1069. int retval = 0;
  1070. switch (crq->bRequest) {
  1071. case USB_REQ_GET_STATUS: {
  1072. u16 status;
  1073. if (crq->bRequestType == (USB_DIR_IN | USB_RECIP_DEVICE)) {
  1074. status = cpu_to_le16(udc->devstatus);
  1075. } else if (crq->bRequestType
  1076. == (USB_DIR_IN | USB_RECIP_INTERFACE)) {
  1077. status = cpu_to_le16(0);
  1078. } else if (crq->bRequestType
  1079. == (USB_DIR_IN | USB_RECIP_ENDPOINT)) {
  1080. struct usba_ep *target;
  1081. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1082. if (!target)
  1083. goto stall;
  1084. status = 0;
  1085. if (is_stalled(udc, target))
  1086. status |= cpu_to_le16(1);
  1087. } else
  1088. goto delegate;
  1089. /* Write directly to the FIFO. No queueing is done. */
  1090. if (crq->wLength != cpu_to_le16(sizeof(status)))
  1091. goto stall;
  1092. ep->state = DATA_STAGE_IN;
  1093. writew_relaxed(status, ep->fifo);
  1094. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1095. break;
  1096. }
  1097. case USB_REQ_CLEAR_FEATURE: {
  1098. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1099. if (feature_is_dev_remote_wakeup(crq))
  1100. udc->devstatus
  1101. &= ~(1 << USB_DEVICE_REMOTE_WAKEUP);
  1102. else
  1103. /* Can't CLEAR_FEATURE TEST_MODE */
  1104. goto stall;
  1105. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1106. struct usba_ep *target;
  1107. if (crq->wLength != cpu_to_le16(0)
  1108. || !feature_is_ep_halt(crq))
  1109. goto stall;
  1110. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1111. if (!target)
  1112. goto stall;
  1113. usba_ep_writel(target, CLR_STA, USBA_FORCE_STALL);
  1114. if (target->index != 0)
  1115. usba_ep_writel(target, CLR_STA,
  1116. USBA_TOGGLE_CLR);
  1117. } else {
  1118. goto delegate;
  1119. }
  1120. send_status(udc, ep);
  1121. break;
  1122. }
  1123. case USB_REQ_SET_FEATURE: {
  1124. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1125. if (feature_is_dev_test_mode(crq)) {
  1126. send_status(udc, ep);
  1127. ep->state = STATUS_STAGE_TEST;
  1128. udc->test_mode = le16_to_cpu(crq->wIndex);
  1129. return 0;
  1130. } else if (feature_is_dev_remote_wakeup(crq)) {
  1131. udc->devstatus |= 1 << USB_DEVICE_REMOTE_WAKEUP;
  1132. } else {
  1133. goto stall;
  1134. }
  1135. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1136. struct usba_ep *target;
  1137. if (crq->wLength != cpu_to_le16(0)
  1138. || !feature_is_ep_halt(crq))
  1139. goto stall;
  1140. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1141. if (!target)
  1142. goto stall;
  1143. usba_ep_writel(target, SET_STA, USBA_FORCE_STALL);
  1144. } else
  1145. goto delegate;
  1146. send_status(udc, ep);
  1147. break;
  1148. }
  1149. case USB_REQ_SET_ADDRESS:
  1150. if (crq->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE))
  1151. goto delegate;
  1152. set_address(udc, le16_to_cpu(crq->wValue));
  1153. send_status(udc, ep);
  1154. ep->state = STATUS_STAGE_ADDR;
  1155. break;
  1156. default:
  1157. delegate:
  1158. spin_unlock(&udc->lock);
  1159. retval = udc->driver->setup(&udc->gadget, crq);
  1160. spin_lock(&udc->lock);
  1161. }
  1162. return retval;
  1163. stall:
  1164. pr_err("udc: %s: Invalid setup request: %02x.%02x v%04x i%04x l%d, "
  1165. "halting endpoint...\n",
  1166. ep->ep.name, crq->bRequestType, crq->bRequest,
  1167. le16_to_cpu(crq->wValue), le16_to_cpu(crq->wIndex),
  1168. le16_to_cpu(crq->wLength));
  1169. set_protocol_stall(udc, ep);
  1170. return -1;
  1171. }
  1172. static void usba_control_irq(struct usba_udc *udc, struct usba_ep *ep)
  1173. {
  1174. struct usba_request *req;
  1175. u32 epstatus;
  1176. u32 epctrl;
  1177. restart:
  1178. epstatus = usba_ep_readl(ep, STA);
  1179. epctrl = usba_ep_readl(ep, CTL);
  1180. DBG(DBG_INT, "%s [%d]: s/%08x c/%08x\n",
  1181. ep->ep.name, ep->state, epstatus, epctrl);
  1182. req = NULL;
  1183. if (!list_empty(&ep->queue))
  1184. req = list_entry(ep->queue.next,
  1185. struct usba_request, queue);
  1186. if ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1187. if (req->submitted)
  1188. next_fifo_transaction(ep, req);
  1189. else
  1190. submit_request(ep, req);
  1191. if (req->last_transaction) {
  1192. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1193. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  1194. }
  1195. goto restart;
  1196. }
  1197. if ((epstatus & epctrl) & USBA_TX_COMPLETE) {
  1198. usba_ep_writel(ep, CLR_STA, USBA_TX_COMPLETE);
  1199. switch (ep->state) {
  1200. case DATA_STAGE_IN:
  1201. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  1202. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1203. ep->state = STATUS_STAGE_OUT;
  1204. break;
  1205. case STATUS_STAGE_ADDR:
  1206. /* Activate our new address */
  1207. usba_writel(udc, CTRL, (usba_readl(udc, CTRL)
  1208. | USBA_FADDR_EN));
  1209. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1210. ep->state = WAIT_FOR_SETUP;
  1211. break;
  1212. case STATUS_STAGE_IN:
  1213. if (req) {
  1214. list_del_init(&req->queue);
  1215. request_complete(ep, req, 0);
  1216. submit_next_request(ep);
  1217. }
  1218. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1219. ep->state = WAIT_FOR_SETUP;
  1220. break;
  1221. case STATUS_STAGE_TEST:
  1222. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1223. ep->state = WAIT_FOR_SETUP;
  1224. if (do_test_mode(udc))
  1225. set_protocol_stall(udc, ep);
  1226. break;
  1227. default:
  1228. pr_err("udc: %s: TXCOMP: Invalid endpoint state %d, "
  1229. "halting endpoint...\n",
  1230. ep->ep.name, ep->state);
  1231. set_protocol_stall(udc, ep);
  1232. break;
  1233. }
  1234. goto restart;
  1235. }
  1236. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1237. switch (ep->state) {
  1238. case STATUS_STAGE_OUT:
  1239. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1240. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1241. if (req) {
  1242. list_del_init(&req->queue);
  1243. request_complete(ep, req, 0);
  1244. }
  1245. ep->state = WAIT_FOR_SETUP;
  1246. break;
  1247. case DATA_STAGE_OUT:
  1248. receive_data(ep);
  1249. break;
  1250. default:
  1251. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1252. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1253. pr_err("udc: %s: RXRDY: Invalid endpoint state %d, "
  1254. "halting endpoint...\n",
  1255. ep->ep.name, ep->state);
  1256. set_protocol_stall(udc, ep);
  1257. break;
  1258. }
  1259. goto restart;
  1260. }
  1261. if (epstatus & USBA_RX_SETUP) {
  1262. union {
  1263. struct usb_ctrlrequest crq;
  1264. unsigned long data[2];
  1265. } crq;
  1266. unsigned int pkt_len;
  1267. int ret;
  1268. if (ep->state != WAIT_FOR_SETUP) {
  1269. /*
  1270. * Didn't expect a SETUP packet at this
  1271. * point. Clean up any pending requests (which
  1272. * may be successful).
  1273. */
  1274. int status = -EPROTO;
  1275. /*
  1276. * RXRDY and TXCOMP are dropped when SETUP
  1277. * packets arrive. Just pretend we received
  1278. * the status packet.
  1279. */
  1280. if (ep->state == STATUS_STAGE_OUT
  1281. || ep->state == STATUS_STAGE_IN) {
  1282. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1283. status = 0;
  1284. }
  1285. if (req) {
  1286. list_del_init(&req->queue);
  1287. request_complete(ep, req, status);
  1288. }
  1289. }
  1290. pkt_len = USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  1291. DBG(DBG_HW, "Packet length: %u\n", pkt_len);
  1292. if (pkt_len != sizeof(crq)) {
  1293. pr_warn("udc: Invalid packet length %u (expected %zu)\n",
  1294. pkt_len, sizeof(crq));
  1295. set_protocol_stall(udc, ep);
  1296. return;
  1297. }
  1298. DBG(DBG_FIFO, "Copying ctrl request from 0x%p:\n", ep->fifo);
  1299. memcpy_fromio(crq.data, ep->fifo, sizeof(crq));
  1300. /* Free up one bank in the FIFO so that we can
  1301. * generate or receive a reply right away. */
  1302. usba_ep_writel(ep, CLR_STA, USBA_RX_SETUP);
  1303. /* printk(KERN_DEBUG "setup: %d: %02x.%02x\n",
  1304. ep->state, crq.crq.bRequestType,
  1305. crq.crq.bRequest); */
  1306. if (crq.crq.bRequestType & USB_DIR_IN) {
  1307. /*
  1308. * The USB 2.0 spec states that "if wLength is
  1309. * zero, there is no data transfer phase."
  1310. * However, testusb #14 seems to actually
  1311. * expect a data phase even if wLength = 0...
  1312. */
  1313. ep->state = DATA_STAGE_IN;
  1314. } else {
  1315. if (crq.crq.wLength != cpu_to_le16(0))
  1316. ep->state = DATA_STAGE_OUT;
  1317. else
  1318. ep->state = STATUS_STAGE_IN;
  1319. }
  1320. ret = -1;
  1321. if (ep->index == 0)
  1322. ret = handle_ep0_setup(udc, ep, &crq.crq);
  1323. else {
  1324. spin_unlock(&udc->lock);
  1325. ret = udc->driver->setup(&udc->gadget, &crq.crq);
  1326. spin_lock(&udc->lock);
  1327. }
  1328. DBG(DBG_BUS, "req %02x.%02x, length %d, state %d, ret %d\n",
  1329. crq.crq.bRequestType, crq.crq.bRequest,
  1330. le16_to_cpu(crq.crq.wLength), ep->state, ret);
  1331. if (ret < 0) {
  1332. /* Let the host know that we failed */
  1333. set_protocol_stall(udc, ep);
  1334. }
  1335. }
  1336. }
  1337. static void usba_ep_irq(struct usba_udc *udc, struct usba_ep *ep)
  1338. {
  1339. struct usba_request *req;
  1340. u32 epstatus;
  1341. u32 epctrl;
  1342. epstatus = usba_ep_readl(ep, STA);
  1343. epctrl = usba_ep_readl(ep, CTL);
  1344. DBG(DBG_INT, "%s: interrupt, status: 0x%08x\n", ep->ep.name, epstatus);
  1345. while ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1346. DBG(DBG_BUS, "%s: TX PK ready\n", ep->ep.name);
  1347. if (list_empty(&ep->queue)) {
  1348. dev_warn(&udc->pdev->dev, "ep_irq: queue empty\n");
  1349. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1350. return;
  1351. }
  1352. req = list_entry(ep->queue.next, struct usba_request, queue);
  1353. if (req->using_dma) {
  1354. /* Send a zero-length packet */
  1355. usba_ep_writel(ep, SET_STA,
  1356. USBA_TX_PK_RDY);
  1357. usba_ep_writel(ep, CTL_DIS,
  1358. USBA_TX_PK_RDY);
  1359. list_del_init(&req->queue);
  1360. submit_next_request(ep);
  1361. request_complete(ep, req, 0);
  1362. } else {
  1363. if (req->submitted)
  1364. next_fifo_transaction(ep, req);
  1365. else
  1366. submit_request(ep, req);
  1367. if (req->last_transaction) {
  1368. list_del_init(&req->queue);
  1369. submit_next_request(ep);
  1370. request_complete(ep, req, 0);
  1371. }
  1372. }
  1373. epstatus = usba_ep_readl(ep, STA);
  1374. epctrl = usba_ep_readl(ep, CTL);
  1375. }
  1376. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1377. DBG(DBG_BUS, "%s: RX data ready\n", ep->ep.name);
  1378. receive_data(ep);
  1379. }
  1380. }
  1381. static void usba_dma_irq(struct usba_udc *udc, struct usba_ep *ep)
  1382. {
  1383. struct usba_request *req;
  1384. u32 status, control, pending;
  1385. status = usba_dma_readl(ep, STATUS);
  1386. control = usba_dma_readl(ep, CONTROL);
  1387. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  1388. ep->last_dma_status = status;
  1389. #endif
  1390. pending = status & control;
  1391. DBG(DBG_INT | DBG_DMA, "dma irq, s/%#08x, c/%#08x\n", status, control);
  1392. if (status & USBA_DMA_CH_EN) {
  1393. dev_err(&udc->pdev->dev,
  1394. "DMA_CH_EN is set after transfer is finished!\n");
  1395. dev_err(&udc->pdev->dev,
  1396. "status=%#08x, pending=%#08x, control=%#08x\n",
  1397. status, pending, control);
  1398. /*
  1399. * try to pretend nothing happened. We might have to
  1400. * do something here...
  1401. */
  1402. }
  1403. if (list_empty(&ep->queue))
  1404. /* Might happen if a reset comes along at the right moment */
  1405. return;
  1406. if (pending & (USBA_DMA_END_TR_ST | USBA_DMA_END_BUF_ST)) {
  1407. req = list_entry(ep->queue.next, struct usba_request, queue);
  1408. usba_update_req(ep, req, status);
  1409. list_del_init(&req->queue);
  1410. submit_next_request(ep);
  1411. request_complete(ep, req, 0);
  1412. }
  1413. }
  1414. static irqreturn_t usba_udc_irq(int irq, void *devid)
  1415. {
  1416. struct usba_udc *udc = devid;
  1417. u32 status, int_enb;
  1418. u32 dma_status;
  1419. u32 ep_status;
  1420. spin_lock(&udc->lock);
  1421. int_enb = usba_int_enb_get(udc);
  1422. status = usba_readl(udc, INT_STA) & (int_enb | USBA_HIGH_SPEED);
  1423. DBG(DBG_INT, "irq, status=%#08x\n", status);
  1424. if (status & USBA_DET_SUSPEND) {
  1425. toggle_bias(udc, 0);
  1426. usba_writel(udc, INT_CLR, USBA_DET_SUSPEND);
  1427. usba_int_enb_set(udc, int_enb | USBA_WAKE_UP);
  1428. udc->bias_pulse_needed = true;
  1429. DBG(DBG_BUS, "Suspend detected\n");
  1430. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1431. && udc->driver && udc->driver->suspend) {
  1432. spin_unlock(&udc->lock);
  1433. udc->driver->suspend(&udc->gadget);
  1434. spin_lock(&udc->lock);
  1435. }
  1436. }
  1437. if (status & USBA_WAKE_UP) {
  1438. toggle_bias(udc, 1);
  1439. usba_writel(udc, INT_CLR, USBA_WAKE_UP);
  1440. usba_int_enb_set(udc, int_enb & ~USBA_WAKE_UP);
  1441. DBG(DBG_BUS, "Wake Up CPU detected\n");
  1442. }
  1443. if (status & USBA_END_OF_RESUME) {
  1444. usba_writel(udc, INT_CLR, USBA_END_OF_RESUME);
  1445. generate_bias_pulse(udc);
  1446. DBG(DBG_BUS, "Resume detected\n");
  1447. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1448. && udc->driver && udc->driver->resume) {
  1449. spin_unlock(&udc->lock);
  1450. udc->driver->resume(&udc->gadget);
  1451. spin_lock(&udc->lock);
  1452. }
  1453. }
  1454. dma_status = USBA_BFEXT(DMA_INT, status);
  1455. if (dma_status) {
  1456. int i;
  1457. for (i = 1; i <= USBA_NR_DMAS; i++)
  1458. if (dma_status & (1 << i))
  1459. usba_dma_irq(udc, &udc->usba_ep[i]);
  1460. }
  1461. ep_status = USBA_BFEXT(EPT_INT, status);
  1462. if (ep_status) {
  1463. int i;
  1464. for (i = 0; i < udc->num_ep; i++)
  1465. if (ep_status & (1 << i)) {
  1466. if (ep_is_control(&udc->usba_ep[i]))
  1467. usba_control_irq(udc, &udc->usba_ep[i]);
  1468. else
  1469. usba_ep_irq(udc, &udc->usba_ep[i]);
  1470. }
  1471. }
  1472. if (status & USBA_END_OF_RESET) {
  1473. struct usba_ep *ep0, *ep;
  1474. int i, n;
  1475. usba_writel(udc, INT_CLR, USBA_END_OF_RESET);
  1476. generate_bias_pulse(udc);
  1477. reset_all_endpoints(udc);
  1478. if (udc->gadget.speed != USB_SPEED_UNKNOWN && udc->driver) {
  1479. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1480. spin_unlock(&udc->lock);
  1481. usb_gadget_udc_reset(&udc->gadget, udc->driver);
  1482. spin_lock(&udc->lock);
  1483. }
  1484. if (status & USBA_HIGH_SPEED)
  1485. udc->gadget.speed = USB_SPEED_HIGH;
  1486. else
  1487. udc->gadget.speed = USB_SPEED_FULL;
  1488. DBG(DBG_BUS, "%s bus reset detected\n",
  1489. usb_speed_string(udc->gadget.speed));
  1490. ep0 = &udc->usba_ep[0];
  1491. ep0->ep.desc = &usba_ep0_desc;
  1492. ep0->state = WAIT_FOR_SETUP;
  1493. usba_ep_writel(ep0, CFG,
  1494. (USBA_BF(EPT_SIZE, EP0_EPT_SIZE)
  1495. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL)
  1496. | USBA_BF(BK_NUMBER, USBA_BK_NUMBER_ONE)));
  1497. usba_ep_writel(ep0, CTL_ENB,
  1498. USBA_EPT_ENABLE | USBA_RX_SETUP);
  1499. usba_int_enb_set(udc, int_enb | USBA_BF(EPT_INT, 1) |
  1500. USBA_DET_SUSPEND | USBA_END_OF_RESUME);
  1501. /*
  1502. * Unclear why we hit this irregularly, e.g. in usbtest,
  1503. * but it's clearly harmless...
  1504. */
  1505. if (!(usba_ep_readl(ep0, CFG) & USBA_EPT_MAPPED))
  1506. dev_err(&udc->pdev->dev,
  1507. "ODD: EP0 configuration is invalid!\n");
  1508. /* Preallocate other endpoints */
  1509. n = fifo_mode ? udc->num_ep : udc->configured_ep;
  1510. for (i = 1; i < n; i++) {
  1511. ep = &udc->usba_ep[i];
  1512. usba_ep_writel(ep, CFG, ep->ept_cfg);
  1513. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED))
  1514. dev_err(&udc->pdev->dev,
  1515. "ODD: EP%d configuration is invalid!\n", i);
  1516. }
  1517. }
  1518. spin_unlock(&udc->lock);
  1519. return IRQ_HANDLED;
  1520. }
  1521. static int start_clock(struct usba_udc *udc)
  1522. {
  1523. int ret;
  1524. if (udc->clocked)
  1525. return 0;
  1526. ret = clk_prepare_enable(udc->pclk);
  1527. if (ret)
  1528. return ret;
  1529. ret = clk_prepare_enable(udc->hclk);
  1530. if (ret) {
  1531. clk_disable_unprepare(udc->pclk);
  1532. return ret;
  1533. }
  1534. udc->clocked = true;
  1535. return 0;
  1536. }
  1537. static void stop_clock(struct usba_udc *udc)
  1538. {
  1539. if (!udc->clocked)
  1540. return;
  1541. clk_disable_unprepare(udc->hclk);
  1542. clk_disable_unprepare(udc->pclk);
  1543. udc->clocked = false;
  1544. }
  1545. static int usba_start(struct usba_udc *udc)
  1546. {
  1547. unsigned long flags;
  1548. int ret;
  1549. ret = start_clock(udc);
  1550. if (ret)
  1551. return ret;
  1552. spin_lock_irqsave(&udc->lock, flags);
  1553. toggle_bias(udc, 1);
  1554. usba_writel(udc, CTRL, USBA_ENABLE_MASK);
  1555. usba_int_enb_set(udc, USBA_END_OF_RESET);
  1556. spin_unlock_irqrestore(&udc->lock, flags);
  1557. return 0;
  1558. }
  1559. static void usba_stop(struct usba_udc *udc)
  1560. {
  1561. unsigned long flags;
  1562. spin_lock_irqsave(&udc->lock, flags);
  1563. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1564. reset_all_endpoints(udc);
  1565. /* This will also disable the DP pullup */
  1566. toggle_bias(udc, 0);
  1567. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1568. spin_unlock_irqrestore(&udc->lock, flags);
  1569. stop_clock(udc);
  1570. }
  1571. static irqreturn_t usba_vbus_irq_thread(int irq, void *devid)
  1572. {
  1573. struct usba_udc *udc = devid;
  1574. int vbus;
  1575. /* debounce */
  1576. udelay(10);
  1577. mutex_lock(&udc->vbus_mutex);
  1578. vbus = vbus_is_present(udc);
  1579. if (vbus != udc->vbus_prev) {
  1580. if (vbus) {
  1581. usba_start(udc);
  1582. } else {
  1583. usba_stop(udc);
  1584. if (udc->driver->disconnect)
  1585. udc->driver->disconnect(&udc->gadget);
  1586. }
  1587. udc->vbus_prev = vbus;
  1588. }
  1589. mutex_unlock(&udc->vbus_mutex);
  1590. return IRQ_HANDLED;
  1591. }
  1592. static int atmel_usba_start(struct usb_gadget *gadget,
  1593. struct usb_gadget_driver *driver)
  1594. {
  1595. int ret;
  1596. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1597. unsigned long flags;
  1598. spin_lock_irqsave(&udc->lock, flags);
  1599. udc->devstatus = 1 << USB_DEVICE_SELF_POWERED;
  1600. udc->driver = driver;
  1601. spin_unlock_irqrestore(&udc->lock, flags);
  1602. mutex_lock(&udc->vbus_mutex);
  1603. if (udc->vbus_pin)
  1604. enable_irq(gpiod_to_irq(udc->vbus_pin));
  1605. /* If Vbus is present, enable the controller and wait for reset */
  1606. udc->vbus_prev = vbus_is_present(udc);
  1607. if (udc->vbus_prev) {
  1608. ret = usba_start(udc);
  1609. if (ret)
  1610. goto err;
  1611. }
  1612. mutex_unlock(&udc->vbus_mutex);
  1613. return 0;
  1614. err:
  1615. if (udc->vbus_pin)
  1616. disable_irq(gpiod_to_irq(udc->vbus_pin));
  1617. mutex_unlock(&udc->vbus_mutex);
  1618. spin_lock_irqsave(&udc->lock, flags);
  1619. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  1620. udc->driver = NULL;
  1621. spin_unlock_irqrestore(&udc->lock, flags);
  1622. return ret;
  1623. }
  1624. static int atmel_usba_stop(struct usb_gadget *gadget)
  1625. {
  1626. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1627. if (udc->vbus_pin)
  1628. disable_irq(gpiod_to_irq(udc->vbus_pin));
  1629. if (fifo_mode == 0)
  1630. udc->configured_ep = 1;
  1631. usba_stop(udc);
  1632. udc->driver = NULL;
  1633. return 0;
  1634. }
  1635. static void at91sam9rl_toggle_bias(struct usba_udc *udc, int is_on)
  1636. {
  1637. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN,
  1638. is_on ? AT91_PMC_BIASEN : 0);
  1639. }
  1640. static void at91sam9g45_pulse_bias(struct usba_udc *udc)
  1641. {
  1642. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN, 0);
  1643. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN,
  1644. AT91_PMC_BIASEN);
  1645. }
  1646. static const struct usba_udc_errata at91sam9rl_errata = {
  1647. .toggle_bias = at91sam9rl_toggle_bias,
  1648. };
  1649. static const struct usba_udc_errata at91sam9g45_errata = {
  1650. .pulse_bias = at91sam9g45_pulse_bias,
  1651. };
  1652. static const struct of_device_id atmel_udc_dt_ids[] = {
  1653. { .compatible = "atmel,at91sam9rl-udc", .data = &at91sam9rl_errata },
  1654. { .compatible = "atmel,at91sam9g45-udc", .data = &at91sam9g45_errata },
  1655. { .compatible = "atmel,sama5d3-udc" },
  1656. { /* sentinel */ }
  1657. };
  1658. MODULE_DEVICE_TABLE(of, atmel_udc_dt_ids);
  1659. static struct usba_ep * atmel_udc_of_init(struct platform_device *pdev,
  1660. struct usba_udc *udc)
  1661. {
  1662. u32 val;
  1663. const char *name;
  1664. struct device_node *np = pdev->dev.of_node;
  1665. const struct of_device_id *match;
  1666. struct device_node *pp;
  1667. int i, ret;
  1668. struct usba_ep *eps, *ep;
  1669. match = of_match_node(atmel_udc_dt_ids, np);
  1670. if (!match)
  1671. return ERR_PTR(-EINVAL);
  1672. udc->errata = match->data;
  1673. udc->pmc = syscon_regmap_lookup_by_compatible("atmel,at91sam9g45-pmc");
  1674. if (IS_ERR(udc->pmc))
  1675. udc->pmc = syscon_regmap_lookup_by_compatible("atmel,at91sam9rl-pmc");
  1676. if (IS_ERR(udc->pmc))
  1677. udc->pmc = syscon_regmap_lookup_by_compatible("atmel,at91sam9x5-pmc");
  1678. if (udc->errata && IS_ERR(udc->pmc))
  1679. return ERR_CAST(udc->pmc);
  1680. udc->num_ep = 0;
  1681. udc->vbus_pin = devm_gpiod_get_optional(&pdev->dev, "atmel,vbus",
  1682. GPIOD_IN);
  1683. if (fifo_mode == 0) {
  1684. pp = NULL;
  1685. while ((pp = of_get_next_child(np, pp)))
  1686. udc->num_ep++;
  1687. udc->configured_ep = 1;
  1688. } else {
  1689. udc->num_ep = usba_config_fifo_table(udc);
  1690. }
  1691. eps = devm_kcalloc(&pdev->dev, udc->num_ep, sizeof(struct usba_ep),
  1692. GFP_KERNEL);
  1693. if (!eps)
  1694. return ERR_PTR(-ENOMEM);
  1695. udc->gadget.ep0 = &eps[0].ep;
  1696. INIT_LIST_HEAD(&eps[0].ep.ep_list);
  1697. pp = NULL;
  1698. i = 0;
  1699. while ((pp = of_get_next_child(np, pp)) && i < udc->num_ep) {
  1700. ep = &eps[i];
  1701. ret = of_property_read_u32(pp, "reg", &val);
  1702. if (ret) {
  1703. dev_err(&pdev->dev, "of_probe: reg error(%d)\n", ret);
  1704. goto err;
  1705. }
  1706. ep->index = fifo_mode ? udc->fifo_cfg[i].hw_ep_num : val;
  1707. ret = of_property_read_u32(pp, "atmel,fifo-size", &val);
  1708. if (ret) {
  1709. dev_err(&pdev->dev, "of_probe: fifo-size error(%d)\n", ret);
  1710. goto err;
  1711. }
  1712. if (fifo_mode) {
  1713. if (val < udc->fifo_cfg[i].fifo_size) {
  1714. dev_warn(&pdev->dev,
  1715. "Using max fifo-size value from DT\n");
  1716. ep->fifo_size = val;
  1717. } else {
  1718. ep->fifo_size = udc->fifo_cfg[i].fifo_size;
  1719. }
  1720. } else {
  1721. ep->fifo_size = val;
  1722. }
  1723. ret = of_property_read_u32(pp, "atmel,nb-banks", &val);
  1724. if (ret) {
  1725. dev_err(&pdev->dev, "of_probe: nb-banks error(%d)\n", ret);
  1726. goto err;
  1727. }
  1728. if (fifo_mode) {
  1729. if (val < udc->fifo_cfg[i].nr_banks) {
  1730. dev_warn(&pdev->dev,
  1731. "Using max nb-banks value from DT\n");
  1732. ep->nr_banks = val;
  1733. } else {
  1734. ep->nr_banks = udc->fifo_cfg[i].nr_banks;
  1735. }
  1736. } else {
  1737. ep->nr_banks = val;
  1738. }
  1739. ep->can_dma = of_property_read_bool(pp, "atmel,can-dma");
  1740. ep->can_isoc = of_property_read_bool(pp, "atmel,can-isoc");
  1741. ret = of_property_read_string(pp, "name", &name);
  1742. if (ret) {
  1743. dev_err(&pdev->dev, "of_probe: name error(%d)\n", ret);
  1744. goto err;
  1745. }
  1746. sprintf(ep->name, "ep%d", ep->index);
  1747. ep->ep.name = ep->name;
  1748. ep->ep_regs = udc->regs + USBA_EPT_BASE(i);
  1749. ep->dma_regs = udc->regs + USBA_DMA_BASE(i);
  1750. ep->fifo = udc->fifo + USBA_FIFO_BASE(i);
  1751. ep->ep.ops = &usba_ep_ops;
  1752. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  1753. ep->udc = udc;
  1754. INIT_LIST_HEAD(&ep->queue);
  1755. if (ep->index == 0) {
  1756. ep->ep.caps.type_control = true;
  1757. } else {
  1758. ep->ep.caps.type_iso = ep->can_isoc;
  1759. ep->ep.caps.type_bulk = true;
  1760. ep->ep.caps.type_int = true;
  1761. }
  1762. ep->ep.caps.dir_in = true;
  1763. ep->ep.caps.dir_out = true;
  1764. if (fifo_mode != 0) {
  1765. /*
  1766. * Generate ept_cfg based on FIFO size and
  1767. * banks number
  1768. */
  1769. if (ep->fifo_size <= 8)
  1770. ep->ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  1771. else
  1772. /* LSB is bit 1, not 0 */
  1773. ep->ept_cfg =
  1774. USBA_BF(EPT_SIZE, fls(ep->fifo_size - 1) - 3);
  1775. ep->ept_cfg |= USBA_BF(BK_NUMBER, ep->nr_banks);
  1776. }
  1777. if (i)
  1778. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1779. i++;
  1780. }
  1781. if (i == 0) {
  1782. dev_err(&pdev->dev, "of_probe: no endpoint specified\n");
  1783. ret = -EINVAL;
  1784. goto err;
  1785. }
  1786. return eps;
  1787. err:
  1788. return ERR_PTR(ret);
  1789. }
  1790. #else
  1791. static struct usba_ep * atmel_udc_of_init(struct platform_device *pdev,
  1792. struct usba_udc *udc)
  1793. {
  1794. return ERR_PTR(-ENOSYS);
  1795. }
  1796. #endif
  1797. static struct usba_ep * usba_udc_pdata(struct platform_device *pdev,
  1798. struct usba_udc *udc)
  1799. {
  1800. struct usba_platform_data *pdata = dev_get_platdata(&pdev->dev);
  1801. struct usba_ep *eps;
  1802. int i;
  1803. if (!pdata)
  1804. return ERR_PTR(-ENXIO);
  1805. eps = devm_kzalloc(&pdev->dev, sizeof(struct usba_ep) * pdata->num_ep,
  1806. GFP_KERNEL);
  1807. if (!eps)
  1808. return ERR_PTR(-ENOMEM);
  1809. udc->gadget.ep0 = &eps[0].ep;
  1810. udc->vbus_pin = pdata->vbus_pin;
  1811. udc->vbus_pin_inverted = pdata->vbus_pin_inverted;
  1812. udc->num_ep = pdata->num_ep;
  1813. INIT_LIST_HEAD(&eps[0].ep.ep_list);
  1814. for (i = 0; i < pdata->num_ep; i++) {
  1815. struct usba_ep *ep = &eps[i];
  1816. ep->ep_regs = udc->regs + USBA_EPT_BASE(i);
  1817. ep->dma_regs = udc->regs + USBA_DMA_BASE(i);
  1818. ep->fifo = udc->fifo + USBA_FIFO_BASE(i);
  1819. ep->ep.ops = &usba_ep_ops;
  1820. ep->ep.name = pdata->ep[i].name;
  1821. ep->fifo_size = pdata->ep[i].fifo_size;
  1822. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  1823. ep->udc = udc;
  1824. INIT_LIST_HEAD(&ep->queue);
  1825. ep->nr_banks = pdata->ep[i].nr_banks;
  1826. ep->index = pdata->ep[i].index;
  1827. ep->can_dma = pdata->ep[i].can_dma;
  1828. ep->can_isoc = pdata->ep[i].can_isoc;
  1829. if (i == 0) {
  1830. ep->ep.caps.type_control = true;
  1831. } else {
  1832. ep->ep.caps.type_iso = ep->can_isoc;
  1833. ep->ep.caps.type_bulk = true;
  1834. ep->ep.caps.type_int = true;
  1835. }
  1836. ep->ep.caps.dir_in = true;
  1837. ep->ep.caps.dir_out = true;
  1838. if (i)
  1839. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1840. }
  1841. return eps;
  1842. }
  1843. static int usba_udc_probe(struct platform_device *pdev)
  1844. {
  1845. struct resource *res;
  1846. struct clk *pclk, *hclk;
  1847. struct usba_udc *udc;
  1848. int irq, ret, i;
  1849. udc = devm_kzalloc(&pdev->dev, sizeof(*udc), GFP_KERNEL);
  1850. if (!udc)
  1851. return -ENOMEM;
  1852. udc->gadget = usba_gadget_template;
  1853. INIT_LIST_HEAD(&udc->gadget.ep_list);
  1854. res = platform_get_resource(pdev, IORESOURCE_MEM, CTRL_IOMEM_ID);
  1855. udc->regs = devm_ioremap_resource(&pdev->dev, res);
  1856. if (IS_ERR(udc->regs))
  1857. return PTR_ERR(udc->regs);
  1858. dev_info(&pdev->dev, "MMIO registers at %pR mapped at %p\n",
  1859. res, udc->regs);
  1860. res = platform_get_resource(pdev, IORESOURCE_MEM, FIFO_IOMEM_ID);
  1861. udc->fifo = devm_ioremap_resource(&pdev->dev, res);
  1862. if (IS_ERR(udc->fifo))
  1863. return PTR_ERR(udc->fifo);
  1864. dev_info(&pdev->dev, "FIFO at %pR mapped at %p\n", res, udc->fifo);
  1865. irq = platform_get_irq(pdev, 0);
  1866. if (irq < 0)
  1867. return irq;
  1868. pclk = devm_clk_get(&pdev->dev, "pclk");
  1869. if (IS_ERR(pclk))
  1870. return PTR_ERR(pclk);
  1871. hclk = devm_clk_get(&pdev->dev, "hclk");
  1872. if (IS_ERR(hclk))
  1873. return PTR_ERR(hclk);
  1874. spin_lock_init(&udc->lock);
  1875. mutex_init(&udc->vbus_mutex);
  1876. udc->pdev = pdev;
  1877. udc->pclk = pclk;
  1878. udc->hclk = hclk;
  1879. udc->vbus_pin = -ENODEV;
  1880. platform_set_drvdata(pdev, udc);
  1881. /* Make sure we start from a clean slate */
  1882. ret = clk_prepare_enable(pclk);
  1883. if (ret) {
  1884. dev_err(&pdev->dev, "Unable to enable pclk, aborting.\n");
  1885. return ret;
  1886. }
  1887. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1888. clk_disable_unprepare(pclk);
  1889. udc->usba_ep = atmel_udc_of_init(pdev, udc);
  1890. toggle_bias(udc, 0);
  1891. if (IS_ERR(udc->usba_ep))
  1892. return PTR_ERR(udc->usba_ep);
  1893. ret = devm_request_irq(&pdev->dev, irq, usba_udc_irq, 0,
  1894. "atmel_usba_udc", udc);
  1895. if (ret) {
  1896. dev_err(&pdev->dev, "Cannot request irq %d (error %d)\n",
  1897. irq, ret);
  1898. return ret;
  1899. }
  1900. udc->irq = irq;
  1901. if (udc->vbus_pin) {
  1902. irq_set_status_flags(gpiod_to_irq(udc->vbus_pin), IRQ_NOAUTOEN);
  1903. ret = devm_request_threaded_irq(&pdev->dev,
  1904. gpiod_to_irq(udc->vbus_pin), NULL,
  1905. usba_vbus_irq_thread, USBA_VBUS_IRQFLAGS,
  1906. "atmel_usba_udc", udc);
  1907. if (ret) {
  1908. udc->vbus_pin = NULL;
  1909. dev_warn(&udc->pdev->dev,
  1910. "failed to request vbus irq; "
  1911. "assuming always on\n");
  1912. }
  1913. }
  1914. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1915. if (ret)
  1916. return ret;
  1917. device_init_wakeup(&pdev->dev, 1);
  1918. usba_init_debugfs(udc);
  1919. for (i = 1; i < udc->num_ep; i++)
  1920. usba_ep_init_debugfs(udc, &udc->usba_ep[i]);
  1921. return 0;
  1922. }
  1923. static int usba_udc_remove(struct platform_device *pdev)
  1924. {
  1925. struct usba_udc *udc;
  1926. int i;
  1927. udc = platform_get_drvdata(pdev);
  1928. device_init_wakeup(&pdev->dev, 0);
  1929. usb_del_gadget_udc(&udc->gadget);
  1930. for (i = 1; i < udc->num_ep; i++)
  1931. usba_ep_cleanup_debugfs(&udc->usba_ep[i]);
  1932. usba_cleanup_debugfs(udc);
  1933. return 0;
  1934. }
  1935. #ifdef CONFIG_PM_SLEEP
  1936. static int usba_udc_suspend(struct device *dev)
  1937. {
  1938. struct usba_udc *udc = dev_get_drvdata(dev);
  1939. /* Not started */
  1940. if (!udc->driver)
  1941. return 0;
  1942. mutex_lock(&udc->vbus_mutex);
  1943. if (!device_may_wakeup(dev)) {
  1944. usba_stop(udc);
  1945. goto out;
  1946. }
  1947. /*
  1948. * Device may wake up. We stay clocked if we failed
  1949. * to request vbus irq, assuming always on.
  1950. */
  1951. if (udc->vbus_pin) {
  1952. usba_stop(udc);
  1953. enable_irq_wake(gpiod_to_irq(udc->vbus_pin));
  1954. }
  1955. out:
  1956. mutex_unlock(&udc->vbus_mutex);
  1957. return 0;
  1958. }
  1959. static int usba_udc_resume(struct device *dev)
  1960. {
  1961. struct usba_udc *udc = dev_get_drvdata(dev);
  1962. /* Not started */
  1963. if (!udc->driver)
  1964. return 0;
  1965. if (device_may_wakeup(dev) && udc->vbus_pin)
  1966. disable_irq_wake(gpiod_to_irq(udc->vbus_pin));
  1967. /* If Vbus is present, enable the controller and wait for reset */
  1968. mutex_lock(&udc->vbus_mutex);
  1969. udc->vbus_prev = vbus_is_present(udc);
  1970. if (udc->vbus_prev)
  1971. usba_start(udc);
  1972. mutex_unlock(&udc->vbus_mutex);
  1973. return 0;
  1974. }
  1975. #endif
  1976. static SIMPLE_DEV_PM_OPS(usba_udc_pm_ops, usba_udc_suspend, usba_udc_resume);
  1977. static struct platform_driver udc_driver = {
  1978. .remove = usba_udc_remove,
  1979. .driver = {
  1980. .name = "atmel_usba_udc",
  1981. .pm = &usba_udc_pm_ops,
  1982. .of_match_table = atmel_udc_dt_ids,
  1983. },
  1984. };
  1985. module_platform_driver_probe(udc_driver, usba_udc_probe);
  1986. MODULE_DESCRIPTION("Atmel USBA UDC driver");
  1987. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1988. MODULE_LICENSE("GPL");
  1989. MODULE_ALIAS("platform:atmel_usba_udc");