arm_vgic.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * Copyright (C) 2015, 2016 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __KVM_ARM_VGIC_H
  17. #define __KVM_ARM_VGIC_H
  18. #include <linux/kernel.h>
  19. #include <linux/kvm.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/static_key.h>
  23. #include <linux/types.h>
  24. #include <kvm/iodev.h>
  25. #include <linux/list.h>
  26. #include <linux/jump_label.h>
  27. #include <linux/irqchip/arm-gic-v4.h>
  28. #define VGIC_V3_MAX_CPUS 512
  29. #define VGIC_V2_MAX_CPUS 8
  30. #define VGIC_NR_IRQS_LEGACY 256
  31. #define VGIC_NR_SGIS 16
  32. #define VGIC_NR_PPIS 16
  33. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  34. #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
  35. #define VGIC_MAX_SPI 1019
  36. #define VGIC_MAX_RESERVED 1023
  37. #define VGIC_MIN_LPI 8192
  38. #define KVM_IRQCHIP_NUM_PINS (1020 - 32)
  39. #define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
  40. #define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
  41. (irq) <= VGIC_MAX_SPI)
  42. enum vgic_type {
  43. VGIC_V2, /* Good ol' GICv2 */
  44. VGIC_V3, /* New fancy GICv3 */
  45. };
  46. /* same for all guests, as depending only on the _host's_ GIC model */
  47. struct vgic_global {
  48. /* type of the host GIC */
  49. enum vgic_type type;
  50. /* Physical address of vgic virtual cpu interface */
  51. phys_addr_t vcpu_base;
  52. /* GICV mapping, kernel VA */
  53. void __iomem *vcpu_base_va;
  54. /* GICV mapping, HYP VA */
  55. void __iomem *vcpu_hyp_va;
  56. /* virtual control interface mapping, kernel VA */
  57. void __iomem *vctrl_base;
  58. /* virtual control interface mapping, HYP VA */
  59. void __iomem *vctrl_hyp;
  60. /* Number of implemented list registers */
  61. int nr_lr;
  62. /* Maintenance IRQ number */
  63. unsigned int maint_irq;
  64. /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
  65. int max_gic_vcpus;
  66. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  67. bool can_emulate_gicv2;
  68. /* Hardware has GICv4? */
  69. bool has_gicv4;
  70. /* GIC system register CPU interface */
  71. struct static_key_false gicv3_cpuif;
  72. u32 ich_vtr_el2;
  73. };
  74. extern struct vgic_global kvm_vgic_global_state;
  75. #define VGIC_V2_MAX_LRS (1 << 6)
  76. #define VGIC_V3_MAX_LRS 16
  77. #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  78. enum vgic_irq_config {
  79. VGIC_CONFIG_EDGE = 0,
  80. VGIC_CONFIG_LEVEL
  81. };
  82. struct vgic_irq {
  83. spinlock_t irq_lock; /* Protects the content of the struct */
  84. struct list_head lpi_list; /* Used to link all LPIs together */
  85. struct list_head ap_list;
  86. struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
  87. * SPIs and LPIs: The VCPU whose ap_list
  88. * this is queued on.
  89. */
  90. struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
  91. * be sent to, as a result of the
  92. * targets reg (v2) or the
  93. * affinity reg (v3).
  94. */
  95. u32 intid; /* Guest visible INTID */
  96. bool line_level; /* Level only */
  97. bool pending_latch; /* The pending latch state used to calculate
  98. * the pending state for both level
  99. * and edge triggered IRQs. */
  100. bool active; /* not used for LPIs */
  101. bool enabled;
  102. bool hw; /* Tied to HW IRQ */
  103. struct kref refcount; /* Used for LPIs */
  104. u32 hwintid; /* HW INTID number */
  105. unsigned int host_irq; /* linux irq corresponding to hwintid */
  106. union {
  107. u8 targets; /* GICv2 target VCPUs mask */
  108. u32 mpidr; /* GICv3 target VCPU */
  109. };
  110. u8 source; /* GICv2 SGIs only */
  111. u8 active_source; /* GICv2 SGIs only */
  112. u8 priority;
  113. u8 group; /* 0 == group 0, 1 == group 1 */
  114. enum vgic_irq_config config; /* Level or edge */
  115. /*
  116. * Callback function pointer to in-kernel devices that can tell us the
  117. * state of the input level of mapped level-triggered IRQ faster than
  118. * peaking into the physical GIC.
  119. *
  120. * Always called in non-preemptible section and the functions can use
  121. * kvm_arm_get_running_vcpu() to get the vcpu pointer for private
  122. * IRQs.
  123. */
  124. bool (*get_input_level)(int vintid);
  125. void *owner; /* Opaque pointer to reserve an interrupt
  126. for in-kernel devices. */
  127. };
  128. struct vgic_register_region;
  129. struct vgic_its;
  130. enum iodev_type {
  131. IODEV_CPUIF,
  132. IODEV_DIST,
  133. IODEV_REDIST,
  134. IODEV_ITS
  135. };
  136. struct vgic_io_device {
  137. gpa_t base_addr;
  138. union {
  139. struct kvm_vcpu *redist_vcpu;
  140. struct vgic_its *its;
  141. };
  142. const struct vgic_register_region *regions;
  143. enum iodev_type iodev_type;
  144. int nr_regions;
  145. struct kvm_io_device dev;
  146. };
  147. struct vgic_its {
  148. /* The base address of the ITS control register frame */
  149. gpa_t vgic_its_base;
  150. bool enabled;
  151. struct vgic_io_device iodev;
  152. struct kvm_device *dev;
  153. /* These registers correspond to GITS_BASER{0,1} */
  154. u64 baser_device_table;
  155. u64 baser_coll_table;
  156. /* Protects the command queue */
  157. struct mutex cmd_lock;
  158. u64 cbaser;
  159. u32 creadr;
  160. u32 cwriter;
  161. /* migration ABI revision in use */
  162. u32 abi_rev;
  163. /* Protects the device and collection lists */
  164. struct mutex its_lock;
  165. struct list_head device_list;
  166. struct list_head collection_list;
  167. };
  168. struct vgic_state_iter;
  169. struct vgic_redist_region {
  170. u32 index;
  171. gpa_t base;
  172. u32 count; /* number of redistributors or 0 if single region */
  173. u32 free_index; /* index of the next free redistributor */
  174. struct list_head list;
  175. };
  176. struct vgic_dist {
  177. bool in_kernel;
  178. bool ready;
  179. bool initialized;
  180. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  181. u32 vgic_model;
  182. /* Implementation revision as reported in the GICD_IIDR */
  183. u32 implementation_rev;
  184. /* Userspace can write to GICv2 IGROUPR */
  185. bool v2_groups_user_writable;
  186. /* Do injected MSIs require an additional device ID? */
  187. bool msis_require_devid;
  188. int nr_spis;
  189. /* base addresses in guest physical address space: */
  190. gpa_t vgic_dist_base; /* distributor */
  191. union {
  192. /* either a GICv2 CPU interface */
  193. gpa_t vgic_cpu_base;
  194. /* or a number of GICv3 redistributor regions */
  195. struct list_head rd_regions;
  196. };
  197. /* distributor enabled */
  198. bool enabled;
  199. struct vgic_irq *spis;
  200. struct vgic_io_device dist_iodev;
  201. bool has_its;
  202. /*
  203. * Contains the attributes and gpa of the LPI configuration table.
  204. * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
  205. * one address across all redistributors.
  206. * GICv3 spec: 6.1.2 "LPI Configuration tables"
  207. */
  208. u64 propbaser;
  209. /* Protects the lpi_list and the count value below. */
  210. raw_spinlock_t lpi_list_lock;
  211. struct list_head lpi_list_head;
  212. int lpi_list_count;
  213. /* used by vgic-debug */
  214. struct vgic_state_iter *iter;
  215. /*
  216. * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
  217. * array, the property table pointer as well as allocation
  218. * data. This essentially ties the Linux IRQ core and ITS
  219. * together, and avoids leaking KVM's data structures anywhere
  220. * else.
  221. */
  222. struct its_vm its_vm;
  223. };
  224. struct vgic_v2_cpu_if {
  225. u32 vgic_hcr;
  226. u32 vgic_vmcr;
  227. u32 vgic_apr;
  228. u32 vgic_lr[VGIC_V2_MAX_LRS];
  229. };
  230. struct vgic_v3_cpu_if {
  231. u32 vgic_hcr;
  232. u32 vgic_vmcr;
  233. u32 vgic_sre; /* Restored only, change ignored */
  234. u32 vgic_ap0r[4];
  235. u32 vgic_ap1r[4];
  236. u64 vgic_lr[VGIC_V3_MAX_LRS];
  237. /*
  238. * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
  239. * pending table pointer, the its_vm pointer and a few other
  240. * HW specific things. As for the its_vm structure, this is
  241. * linking the Linux IRQ subsystem and the ITS together.
  242. */
  243. struct its_vpe its_vpe;
  244. };
  245. struct vgic_cpu {
  246. /* CPU vif control registers for world switch */
  247. union {
  248. struct vgic_v2_cpu_if vgic_v2;
  249. struct vgic_v3_cpu_if vgic_v3;
  250. };
  251. unsigned int used_lrs;
  252. struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
  253. spinlock_t ap_list_lock; /* Protects the ap_list */
  254. /*
  255. * List of IRQs that this VCPU should consider because they are either
  256. * Active or Pending (hence the name; AP list), or because they recently
  257. * were one of the two and need to be migrated off this list to another
  258. * VCPU.
  259. */
  260. struct list_head ap_list_head;
  261. /*
  262. * Members below are used with GICv3 emulation only and represent
  263. * parts of the redistributor.
  264. */
  265. struct vgic_io_device rd_iodev;
  266. struct vgic_io_device sgi_iodev;
  267. struct vgic_redist_region *rdreg;
  268. /* Contains the attributes and gpa of the LPI pending tables. */
  269. u64 pendbaser;
  270. bool lpis_enabled;
  271. /* Cache guest priority bits */
  272. u32 num_pri_bits;
  273. /* Cache guest interrupt ID bits */
  274. u32 num_id_bits;
  275. };
  276. extern struct static_key_false vgic_v2_cpuif_trap;
  277. extern struct static_key_false vgic_v3_cpuif_trap;
  278. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  279. void kvm_vgic_early_init(struct kvm *kvm);
  280. int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
  281. int kvm_vgic_create(struct kvm *kvm, u32 type);
  282. void kvm_vgic_destroy(struct kvm *kvm);
  283. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  284. int kvm_vgic_map_resources(struct kvm *kvm);
  285. int kvm_vgic_hyp_init(void);
  286. void kvm_vgic_init_cpu_hardware(void);
  287. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  288. bool level, void *owner);
  289. int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
  290. u32 vintid, bool (*get_input_level)(int vindid));
  291. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
  292. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
  293. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  294. void kvm_vgic_load(struct kvm_vcpu *vcpu);
  295. void kvm_vgic_put(struct kvm_vcpu *vcpu);
  296. void kvm_vgic_vmcr_sync(struct kvm_vcpu *vcpu);
  297. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  298. #define vgic_initialized(k) ((k)->arch.vgic.initialized)
  299. #define vgic_ready(k) ((k)->arch.vgic.ready)
  300. #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
  301. ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
  302. bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
  303. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  304. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  305. void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
  306. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1);
  307. /**
  308. * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
  309. *
  310. * The host's GIC naturally limits the maximum amount of VCPUs a guest
  311. * can use.
  312. */
  313. static inline int kvm_vgic_get_max_vcpus(void)
  314. {
  315. return kvm_vgic_global_state.max_gic_vcpus;
  316. }
  317. int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
  318. /**
  319. * kvm_vgic_setup_default_irq_routing:
  320. * Setup a default flat gsi routing table mapping all SPIs
  321. */
  322. int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
  323. int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
  324. struct kvm_kernel_irq_routing_entry;
  325. int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
  326. struct kvm_kernel_irq_routing_entry *irq_entry);
  327. int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
  328. struct kvm_kernel_irq_routing_entry *irq_entry);
  329. void kvm_vgic_v4_enable_doorbell(struct kvm_vcpu *vcpu);
  330. void kvm_vgic_v4_disable_doorbell(struct kvm_vcpu *vcpu);
  331. #endif /* __KVM_ARM_VGIC_H */