ark1668e_i2s.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * ark1668e_i2s.h
  3. *
  4. */
  5. #ifndef __ARK1668E_I2S_H
  6. #define __ARK1668E_I2S_H
  7. #define SLAVE_ON 0
  8. #define MASTER_ON 1
  9. //struct ark1668e_i2s1_data_in{
  10. // int i2s1_data ;
  11. //};
  12. /*
  13. * I2S Controller Register and Bit Definitions
  14. */
  15. #define I2S_SACR0 0x00 /* Global Control Register */
  16. #define I2S_SACR1 0x04 /* Serial Audio I 2 S/MSB-Justified Control Register */
  17. #define I2S_DACR0 0x08 /* Volume Control Register 0 */
  18. #define I2S_DACR1 0x10 /* Volume Control Register 1 */
  19. #define I2S_SASR0 0x0C /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
  20. #define I2S_SAIMR 0x14 /* Serial Audio Interrupt Mask Register */
  21. #define I2S_SAICR 0x18 /* Serial Audio Interrupt Clear Register */
  22. #define I2S_ADCR0 0x1C /* ADC Contol Register */
  23. #define I2S_SADR 0x80 /* Serial Audio Data Register (TX and RX FIFO access Register). */
  24. #define SACR0_CH_ALIGH (1 << 27) /* channel align in 32bit mode */
  25. #define SACR0_RLFIRST (1 << 26) /* RX FIFO left ch first */
  26. #define SACR0_TLFIRST (1 << 25) /* TX FIFO left ch first */
  27. #define SACR0_CH_LOCK (1 << 24) /* Load RLFIRST TLFIRST setting */
  28. #define SACR0_MOLO_MODE (1 << 23) /* single channel mode */
  29. #define SACR0_32BIT_MODE (1 << 22) /* S32_LE mode */
  30. #define SACR0_SYNC_INV (1 << 21) /* Left/Right ch switch */
  31. #define SACR0_VREF_PD (1 << 21) /* VREF Power down */
  32. #define SACR0_RFTH_MASK (0x1F << 16)
  33. #define SACR0_TFTH_MASK (0x1F << 8)
  34. #define SACR0_RFTH(x) ((x) << 16) /* Rx FIFO Interrupt or DMA Trigger Threshold */
  35. #define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
  36. #define SACR0_STRF (1 << 7) /* DAC output clk edge select */
  37. #define SACR0_RDMAEN (1 << 6) /* RX DMA Enable */
  38. #define SACR0_ENLBF (1 << 5) /* Enable Loopback */
  39. #define SACR0_RST (1 << 4) /* FIFO, i2s Register Reset */
  40. #define SACR0_TDMAEN (1 << 3) /* TX DMA Enable */
  41. #define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
  42. #define SACR0_SYNCD (1 << 1) /* Wprd Select Clock Direction */
  43. #define SACR0_ENB (1 << 0) /* Enable I2S Link */
  44. #define SACR1_DRPL (1 << 1) /* Disable Replaying Function */
  45. #define SACR1_DREC (1 << 0) /* Disable Recording Function */
  46. //ark1668
  47. //#define DACR0_LVOL_MASK (0x7f << 0)
  48. //#define DACR0_LVOL(x) (((x) & 0x7f) << 0) /* Lefit Channel Volume */
  49. //#define DACR0_RVOL_MASK (0x7f << 8)
  50. //#define DACR0_RVOL(x) (((x) & 0x7f) << 8) /* Right Channel Volume */
  51. //ark1668e
  52. #define DACR0_LVOL_MASK (0x3f << 6)
  53. #define DACR0_LVOL(x) (((x) & 0x3f) << 6) /* Lefit Channel Volume */
  54. #define DACR0_RVOL_MASK (0x3f << 0)
  55. #define DACR0_RVOL(x) (((x) & 0x3f) << 0) /* Right Channel Volume */
  56. #define DACR0_LHPVOL_MASK (0x3f << 0)
  57. #define DACR0_LHPVOL(x) (((x) & 0x3f) << 0) /* HPOUT Lefit Channel Volume */
  58. #define DACR0_RHPVOL_MASK (0x3f << 24)
  59. #define DACR0_RHPVOL(x) (((x) & 0x3f) << 24) /* HPOUT Right Channel Volume */
  60. #define SASR0_RFL(x) ((x) << 16) /* Rx FIFO Level */
  61. #define SASR0_TFL(x) ((x) << 8) /* Tx FIFO Level */
  62. #define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
  63. #define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
  64. #define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
  65. #define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
  66. #define SASR0_BSY (1 << 2) /* I2S Busy */
  67. #define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
  68. #define SASR0_TNF (1 << 0) /* Tx FIFO Not Full */
  69. #define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
  70. #define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
  71. #define SAICR_RFS (1 << 4) /* Clear Rx FIFO Service Interrupt */
  72. #define SAICR_TFS (1 << 3) /* Clear Tx FIFO Service Interrupt */
  73. #define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
  74. #define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
  75. #define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
  76. #define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
  77. //#define ADCR0_LVOL_MASK (0xf << 0)
  78. //#define ADCR0_LVOL(x) (((x) & 0xf) << 0) /* Lefit Channel Volume */
  79. //#define ADCR0_RVOL_MASK (0xf << 4)
  80. //#define ADCR0_RVOL(x) (((x) & 0xf) << 4) /* Right Channel Volume */
  81. //ark1668e
  82. #define ADCR0_LVOL_MASK (0x7f << 0)
  83. #define ADCR0_LVOL(x) (((x) & 0x7f) << 19) /* Lefit Channel Digital Volume */
  84. #define ADCR0_RVOL_MASK (0x7f << 4)
  85. #define ADCR0_RVOL(x) (((x) & 0x7f) << 12) /* Right Channel Digital Volume */
  86. #define ADCR0_LFS_MASK (0x3 << 9) /* Left Filter Sel Mask */
  87. #define ADCR0_RFS_MASK (0x3 << 11) /* Right Filter Sel Mask */
  88. #define ADCR0_LFS_1P4 (0 << 9) /* 1/4 sample rate filter */
  89. #define ADCR0_LFS_1P2 (1 << 9) /* 1/2 sample rate filter */
  90. #define ADCR0_LFS_1P8 (2 << 9) /* 1/8 sample rate filter */
  91. #define ADCR0_LFS_1 (3 << 9) /* bypass */
  92. #define ADCR0_RFS_1P4 (0 << 11) /* 1/4 sample rate filter */
  93. #define ADCR0_RFS_1P2 (1 << 11) /* 1/2 sample rate filter */
  94. #define ADCR0_RFS_1P8 (2 << 11) /* 1/8 sample rate filter */
  95. #define ADCR0_RFS_1 (3 << 11) /* bypass */
  96. #define ADCR0_LME (1 << 14) /* Left Channel mic enhance */
  97. #define ADCR0_RME (1 << 15) /* Right Channel mic enhance */
  98. #define rSYS_SD_CLK_CFG 0x58
  99. #define rSYS_SD1_CLK_CFG 0x5c
  100. #define rSYS_DEVICE_CLK_CFG0 0x60
  101. #define rSYS_DEVICE_CLK_CFG1 0x64
  102. #define rSYS_DEVICE_CLK_CFG2 0x68
  103. #define rSYS_DEVICE_CLK_CFG3 0x6c
  104. #define rSYS_SOFT_RSTNA 0x74
  105. #define rSYS_SOFT_RSTNB 0x78
  106. #define rSYS_DDR_STATUS 0x180
  107. #define rSYS_DDR_IO_CFG 0x19C
  108. #define rSYS_PAD_CTRL00 0x1c0
  109. #define rSYS_PAD_CTRL01 0x1c4
  110. #define rSYS_PAD_CTRL02 0x1c8
  111. #define rSYS_PAD_CTRL05 0x1d4
  112. #define rSYS_PAD_CTRL06 0x1d8
  113. #define rSYS_PAD_CTRL07 0x1dc
  114. #define rSYS_PAD_CTRL08 0x1e0
  115. #define rSYS_PAD_CTRL09 0x1e4
  116. #define rSYS_PAD_CTRL0A 0x1e8
  117. #define rSYS_PAD_CTRL0B 0x1ec
  118. #define rSYS_PAD_CTRL0C 0x1f0
  119. #define rSYS_PAD_CTRL0D 0x1f4
  120. #define rSYS_PAD_CTRL0E 0x1f8
  121. #define rSYS_PAD_CTRL38 0x1fc
  122. #define rSYS_PAD_CTRL3E 0x200
  123. #define rSYS_PAD_CTRL0F 0x204
  124. #define rSYS_CPU_CTL 0x208
  125. #define rSYS_MFC_GMAC_CTL 0x20c
  126. #define rSYS_DEVICE_CLK_CFG7 0x230
  127. #define rSYS_I2S_NCO_CFG 0x174
  128. #define rSYS_I2S1_NCO_CFG 0x19c
  129. #define rSYS_I2S2_NCO_CFG 0x178
  130. #define rSYS_PLL_RFCK_CTL 0x14c
  131. #define rSYS_AUDIO_CFG_0 0x240
  132. #define rSYS_AUDIO_CFG_1 0x244
  133. #define rSYS_AUDIO_CFG_2 0x248
  134. #define rSYS_AUDIO_CFG_3 0x24c
  135. #define rSYS_AUDIO_CFG_4 0x250
  136. #define rSYS_AUDIO_CFG_5 0x254
  137. #define SYS_BASE 0xe4900000
  138. #define I2S_BASE 0xe4000000
  139. #define I2S1_BASE 0xe4200000
  140. #define SACR1_DISABLE_REPLAYING (1<<1)
  141. #define SACR1_DISABLE_RECORD (1<<0)
  142. #endif