bcm2835-i2s.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. /*
  2. * ALSA SoC I2S Audio Layer for Broadcom BCM2835 SoC
  3. *
  4. * Author: Florian Meier <florian.meier@koalo.de>
  5. * Copyright 2013
  6. *
  7. * Based on
  8. * Raspberry Pi PCM I2S ALSA Driver
  9. * Copyright (c) by Phil Poole 2013
  10. *
  11. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  12. * Vladimir Barinov, <vbarinov@embeddedalley.com>
  13. * Copyright (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  14. *
  15. * OMAP ALSA SoC DAI driver using McBSP port
  16. * Copyright (C) 2008 Nokia Corporation
  17. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  18. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  19. *
  20. * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
  21. * Author: Timur Tabi <timur@freescale.com>
  22. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  23. *
  24. * This program is free software; you can redistribute it and/or
  25. * modify it under the terms of the GNU General Public License
  26. * version 2 as published by the Free Software Foundation.
  27. *
  28. * This program is distributed in the hope that it will be useful, but
  29. * WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  31. * General Public License for more details.
  32. */
  33. #include <linux/bitops.h>
  34. #include <linux/clk.h>
  35. #include <linux/delay.h>
  36. #include <linux/device.h>
  37. #include <linux/init.h>
  38. #include <linux/io.h>
  39. #include <linux/module.h>
  40. #include <linux/of_address.h>
  41. #include <linux/slab.h>
  42. #include <sound/core.h>
  43. #include <sound/dmaengine_pcm.h>
  44. #include <sound/initval.h>
  45. #include <sound/pcm.h>
  46. #include <sound/pcm_params.h>
  47. #include <sound/soc.h>
  48. /* I2S registers */
  49. #define BCM2835_I2S_CS_A_REG 0x00
  50. #define BCM2835_I2S_FIFO_A_REG 0x04
  51. #define BCM2835_I2S_MODE_A_REG 0x08
  52. #define BCM2835_I2S_RXC_A_REG 0x0c
  53. #define BCM2835_I2S_TXC_A_REG 0x10
  54. #define BCM2835_I2S_DREQ_A_REG 0x14
  55. #define BCM2835_I2S_INTEN_A_REG 0x18
  56. #define BCM2835_I2S_INTSTC_A_REG 0x1c
  57. #define BCM2835_I2S_GRAY_REG 0x20
  58. /* I2S register settings */
  59. #define BCM2835_I2S_STBY BIT(25)
  60. #define BCM2835_I2S_SYNC BIT(24)
  61. #define BCM2835_I2S_RXSEX BIT(23)
  62. #define BCM2835_I2S_RXF BIT(22)
  63. #define BCM2835_I2S_TXE BIT(21)
  64. #define BCM2835_I2S_RXD BIT(20)
  65. #define BCM2835_I2S_TXD BIT(19)
  66. #define BCM2835_I2S_RXR BIT(18)
  67. #define BCM2835_I2S_TXW BIT(17)
  68. #define BCM2835_I2S_CS_RXERR BIT(16)
  69. #define BCM2835_I2S_CS_TXERR BIT(15)
  70. #define BCM2835_I2S_RXSYNC BIT(14)
  71. #define BCM2835_I2S_TXSYNC BIT(13)
  72. #define BCM2835_I2S_DMAEN BIT(9)
  73. #define BCM2835_I2S_RXTHR(v) ((v) << 7)
  74. #define BCM2835_I2S_TXTHR(v) ((v) << 5)
  75. #define BCM2835_I2S_RXCLR BIT(4)
  76. #define BCM2835_I2S_TXCLR BIT(3)
  77. #define BCM2835_I2S_TXON BIT(2)
  78. #define BCM2835_I2S_RXON BIT(1)
  79. #define BCM2835_I2S_EN (1)
  80. #define BCM2835_I2S_CLKDIS BIT(28)
  81. #define BCM2835_I2S_PDMN BIT(27)
  82. #define BCM2835_I2S_PDME BIT(26)
  83. #define BCM2835_I2S_FRXP BIT(25)
  84. #define BCM2835_I2S_FTXP BIT(24)
  85. #define BCM2835_I2S_CLKM BIT(23)
  86. #define BCM2835_I2S_CLKI BIT(22)
  87. #define BCM2835_I2S_FSM BIT(21)
  88. #define BCM2835_I2S_FSI BIT(20)
  89. #define BCM2835_I2S_FLEN(v) ((v) << 10)
  90. #define BCM2835_I2S_FSLEN(v) (v)
  91. #define BCM2835_I2S_CHWEX BIT(15)
  92. #define BCM2835_I2S_CHEN BIT(14)
  93. #define BCM2835_I2S_CHPOS(v) ((v) << 4)
  94. #define BCM2835_I2S_CHWID(v) (v)
  95. #define BCM2835_I2S_CH1(v) ((v) << 16)
  96. #define BCM2835_I2S_CH2(v) (v)
  97. #define BCM2835_I2S_CH1_POS(v) BCM2835_I2S_CH1(BCM2835_I2S_CHPOS(v))
  98. #define BCM2835_I2S_CH2_POS(v) BCM2835_I2S_CH2(BCM2835_I2S_CHPOS(v))
  99. #define BCM2835_I2S_TX_PANIC(v) ((v) << 24)
  100. #define BCM2835_I2S_RX_PANIC(v) ((v) << 16)
  101. #define BCM2835_I2S_TX(v) ((v) << 8)
  102. #define BCM2835_I2S_RX(v) (v)
  103. #define BCM2835_I2S_INT_RXERR BIT(3)
  104. #define BCM2835_I2S_INT_TXERR BIT(2)
  105. #define BCM2835_I2S_INT_RXR BIT(1)
  106. #define BCM2835_I2S_INT_TXW BIT(0)
  107. /* Frame length register is 10 bit, maximum length 1024 */
  108. #define BCM2835_I2S_MAX_FRAME_LENGTH 1024
  109. /* General device struct */
  110. struct bcm2835_i2s_dev {
  111. struct device *dev;
  112. struct snd_dmaengine_dai_dma_data dma_data[2];
  113. unsigned int fmt;
  114. unsigned int tdm_slots;
  115. unsigned int rx_mask;
  116. unsigned int tx_mask;
  117. unsigned int slot_width;
  118. unsigned int frame_length;
  119. struct regmap *i2s_regmap;
  120. struct clk *clk;
  121. bool clk_prepared;
  122. int clk_rate;
  123. };
  124. static void bcm2835_i2s_start_clock(struct bcm2835_i2s_dev *dev)
  125. {
  126. unsigned int master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  127. if (dev->clk_prepared)
  128. return;
  129. switch (master) {
  130. case SND_SOC_DAIFMT_CBS_CFS:
  131. case SND_SOC_DAIFMT_CBS_CFM:
  132. clk_prepare_enable(dev->clk);
  133. dev->clk_prepared = true;
  134. break;
  135. default:
  136. break;
  137. }
  138. }
  139. static void bcm2835_i2s_stop_clock(struct bcm2835_i2s_dev *dev)
  140. {
  141. if (dev->clk_prepared)
  142. clk_disable_unprepare(dev->clk);
  143. dev->clk_prepared = false;
  144. }
  145. static void bcm2835_i2s_clear_fifos(struct bcm2835_i2s_dev *dev,
  146. bool tx, bool rx)
  147. {
  148. int timeout = 1000;
  149. uint32_t syncval;
  150. uint32_t csreg;
  151. uint32_t i2s_active_state;
  152. bool clk_was_prepared;
  153. uint32_t off;
  154. uint32_t clr;
  155. off = tx ? BCM2835_I2S_TXON : 0;
  156. off |= rx ? BCM2835_I2S_RXON : 0;
  157. clr = tx ? BCM2835_I2S_TXCLR : 0;
  158. clr |= rx ? BCM2835_I2S_RXCLR : 0;
  159. /* Backup the current state */
  160. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
  161. i2s_active_state = csreg & (BCM2835_I2S_RXON | BCM2835_I2S_TXON);
  162. /* Start clock if not running */
  163. clk_was_prepared = dev->clk_prepared;
  164. if (!clk_was_prepared)
  165. bcm2835_i2s_start_clock(dev);
  166. /* Stop I2S module */
  167. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, off, 0);
  168. /*
  169. * Clear the FIFOs
  170. * Requires at least 2 PCM clock cycles to take effect
  171. */
  172. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, clr, clr);
  173. /* Wait for 2 PCM clock cycles */
  174. /*
  175. * Toggle the SYNC flag. After 2 PCM clock cycles it can be read back
  176. * FIXME: This does not seem to work for slave mode!
  177. */
  178. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &syncval);
  179. syncval &= BCM2835_I2S_SYNC;
  180. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  181. BCM2835_I2S_SYNC, ~syncval);
  182. /* Wait for the SYNC flag changing it's state */
  183. while (--timeout) {
  184. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
  185. if ((csreg & BCM2835_I2S_SYNC) != syncval)
  186. break;
  187. }
  188. if (!timeout)
  189. dev_err(dev->dev, "I2S SYNC error!\n");
  190. /* Stop clock if it was not running before */
  191. if (!clk_was_prepared)
  192. bcm2835_i2s_stop_clock(dev);
  193. /* Restore I2S state */
  194. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  195. BCM2835_I2S_RXON | BCM2835_I2S_TXON, i2s_active_state);
  196. }
  197. static int bcm2835_i2s_set_dai_fmt(struct snd_soc_dai *dai,
  198. unsigned int fmt)
  199. {
  200. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  201. dev->fmt = fmt;
  202. return 0;
  203. }
  204. static int bcm2835_i2s_set_dai_bclk_ratio(struct snd_soc_dai *dai,
  205. unsigned int ratio)
  206. {
  207. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  208. if (!ratio) {
  209. dev->tdm_slots = 0;
  210. return 0;
  211. }
  212. if (ratio > BCM2835_I2S_MAX_FRAME_LENGTH)
  213. return -EINVAL;
  214. dev->tdm_slots = 2;
  215. dev->rx_mask = 0x03;
  216. dev->tx_mask = 0x03;
  217. dev->slot_width = ratio / 2;
  218. dev->frame_length = ratio;
  219. return 0;
  220. }
  221. static int bcm2835_i2s_set_dai_tdm_slot(struct snd_soc_dai *dai,
  222. unsigned int tx_mask, unsigned int rx_mask,
  223. int slots, int width)
  224. {
  225. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  226. if (slots) {
  227. if (slots < 0 || width < 0)
  228. return -EINVAL;
  229. /* Limit masks to available slots */
  230. rx_mask &= GENMASK(slots - 1, 0);
  231. tx_mask &= GENMASK(slots - 1, 0);
  232. /*
  233. * The driver is limited to 2-channel setups.
  234. * Check that exactly 2 bits are set in the masks.
  235. */
  236. if (hweight_long((unsigned long) rx_mask) != 2
  237. || hweight_long((unsigned long) tx_mask) != 2)
  238. return -EINVAL;
  239. if (slots * width > BCM2835_I2S_MAX_FRAME_LENGTH)
  240. return -EINVAL;
  241. }
  242. dev->tdm_slots = slots;
  243. dev->rx_mask = rx_mask;
  244. dev->tx_mask = tx_mask;
  245. dev->slot_width = width;
  246. dev->frame_length = slots * width;
  247. return 0;
  248. }
  249. /*
  250. * Convert logical slot number into physical slot number.
  251. *
  252. * If odd_offset is 0 sequential number is identical to logical number.
  253. * This is used for DSP modes with slot numbering 0 1 2 3 ...
  254. *
  255. * Otherwise odd_offset defines the physical offset for odd numbered
  256. * slots. This is used for I2S and left/right justified modes to
  257. * translate from logical slot numbers 0 1 2 3 ... into physical slot
  258. * numbers 0 2 ... 3 4 ...
  259. */
  260. static int bcm2835_i2s_convert_slot(unsigned int slot, unsigned int odd_offset)
  261. {
  262. if (!odd_offset)
  263. return slot;
  264. if (slot & 1)
  265. return (slot >> 1) + odd_offset;
  266. return slot >> 1;
  267. }
  268. /*
  269. * Calculate channel position from mask and slot width.
  270. *
  271. * Mask must contain exactly 2 set bits.
  272. * Lowest set bit is channel 1 position, highest set bit channel 2.
  273. * The constant offset is added to both channel positions.
  274. *
  275. * If odd_offset is > 0 slot positions are translated to
  276. * I2S-style TDM slot numbering ( 0 2 ... 3 4 ...) with odd
  277. * logical slot numbers starting at physical slot odd_offset.
  278. */
  279. static void bcm2835_i2s_calc_channel_pos(
  280. unsigned int *ch1_pos, unsigned int *ch2_pos,
  281. unsigned int mask, unsigned int width,
  282. unsigned int bit_offset, unsigned int odd_offset)
  283. {
  284. *ch1_pos = bcm2835_i2s_convert_slot((ffs(mask) - 1), odd_offset)
  285. * width + bit_offset;
  286. *ch2_pos = bcm2835_i2s_convert_slot((fls(mask) - 1), odd_offset)
  287. * width + bit_offset;
  288. }
  289. static int bcm2835_i2s_hw_params(struct snd_pcm_substream *substream,
  290. struct snd_pcm_hw_params *params,
  291. struct snd_soc_dai *dai)
  292. {
  293. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  294. unsigned int data_length, data_delay, framesync_length;
  295. unsigned int slots, slot_width, odd_slot_offset;
  296. int frame_length, bclk_rate;
  297. unsigned int rx_mask, tx_mask;
  298. unsigned int rx_ch1_pos, rx_ch2_pos, tx_ch1_pos, tx_ch2_pos;
  299. unsigned int mode, format;
  300. bool bit_clock_master = false;
  301. bool frame_sync_master = false;
  302. bool frame_start_falling_edge = false;
  303. uint32_t csreg;
  304. int ret = 0;
  305. /*
  306. * If a stream is already enabled,
  307. * the registers are already set properly.
  308. */
  309. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
  310. if (csreg & (BCM2835_I2S_TXON | BCM2835_I2S_RXON))
  311. return 0;
  312. data_length = params_width(params);
  313. data_delay = 0;
  314. odd_slot_offset = 0;
  315. mode = 0;
  316. if (dev->tdm_slots) {
  317. slots = dev->tdm_slots;
  318. slot_width = dev->slot_width;
  319. frame_length = dev->frame_length;
  320. rx_mask = dev->rx_mask;
  321. tx_mask = dev->tx_mask;
  322. bclk_rate = dev->frame_length * params_rate(params);
  323. } else {
  324. slots = 2;
  325. slot_width = params_width(params);
  326. rx_mask = 0x03;
  327. tx_mask = 0x03;
  328. frame_length = snd_soc_params_to_frame_size(params);
  329. if (frame_length < 0)
  330. return frame_length;
  331. bclk_rate = snd_soc_params_to_bclk(params);
  332. if (bclk_rate < 0)
  333. return bclk_rate;
  334. }
  335. /* Check if data fits into slots */
  336. if (data_length > slot_width)
  337. return -EINVAL;
  338. /* Check if CPU is bit clock master */
  339. switch (dev->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  340. case SND_SOC_DAIFMT_CBS_CFS:
  341. case SND_SOC_DAIFMT_CBS_CFM:
  342. bit_clock_master = true;
  343. break;
  344. case SND_SOC_DAIFMT_CBM_CFS:
  345. case SND_SOC_DAIFMT_CBM_CFM:
  346. bit_clock_master = false;
  347. break;
  348. default:
  349. return -EINVAL;
  350. }
  351. /* Check if CPU is frame sync master */
  352. switch (dev->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  353. case SND_SOC_DAIFMT_CBS_CFS:
  354. case SND_SOC_DAIFMT_CBM_CFS:
  355. frame_sync_master = true;
  356. break;
  357. case SND_SOC_DAIFMT_CBS_CFM:
  358. case SND_SOC_DAIFMT_CBM_CFM:
  359. frame_sync_master = false;
  360. break;
  361. default:
  362. return -EINVAL;
  363. }
  364. /* Clock should only be set up here if CPU is clock master */
  365. if (bit_clock_master &&
  366. (!dev->clk_prepared || dev->clk_rate != bclk_rate)) {
  367. if (dev->clk_prepared)
  368. bcm2835_i2s_stop_clock(dev);
  369. if (dev->clk_rate != bclk_rate) {
  370. ret = clk_set_rate(dev->clk, bclk_rate);
  371. if (ret)
  372. return ret;
  373. dev->clk_rate = bclk_rate;
  374. }
  375. bcm2835_i2s_start_clock(dev);
  376. }
  377. /* Setup the frame format */
  378. format = BCM2835_I2S_CHEN;
  379. if (data_length >= 24)
  380. format |= BCM2835_I2S_CHWEX;
  381. format |= BCM2835_I2S_CHWID((data_length-8)&0xf);
  382. /* CH2 format is the same as for CH1 */
  383. format = BCM2835_I2S_CH1(format) | BCM2835_I2S_CH2(format);
  384. switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  385. case SND_SOC_DAIFMT_I2S:
  386. /* I2S mode needs an even number of slots */
  387. if (slots & 1)
  388. return -EINVAL;
  389. /*
  390. * Use I2S-style logical slot numbering: even slots
  391. * are in first half of frame, odd slots in second half.
  392. */
  393. odd_slot_offset = slots >> 1;
  394. /* MSB starts one cycle after frame start */
  395. data_delay = 1;
  396. /* Setup frame sync signal for 50% duty cycle */
  397. framesync_length = frame_length / 2;
  398. frame_start_falling_edge = true;
  399. break;
  400. case SND_SOC_DAIFMT_LEFT_J:
  401. if (slots & 1)
  402. return -EINVAL;
  403. odd_slot_offset = slots >> 1;
  404. data_delay = 0;
  405. framesync_length = frame_length / 2;
  406. frame_start_falling_edge = false;
  407. break;
  408. case SND_SOC_DAIFMT_RIGHT_J:
  409. if (slots & 1)
  410. return -EINVAL;
  411. /* Odd frame lengths aren't supported */
  412. if (frame_length & 1)
  413. return -EINVAL;
  414. odd_slot_offset = slots >> 1;
  415. data_delay = slot_width - data_length;
  416. framesync_length = frame_length / 2;
  417. frame_start_falling_edge = false;
  418. break;
  419. case SND_SOC_DAIFMT_DSP_A:
  420. data_delay = 1;
  421. framesync_length = 1;
  422. frame_start_falling_edge = false;
  423. break;
  424. case SND_SOC_DAIFMT_DSP_B:
  425. data_delay = 0;
  426. framesync_length = 1;
  427. frame_start_falling_edge = false;
  428. break;
  429. default:
  430. return -EINVAL;
  431. }
  432. bcm2835_i2s_calc_channel_pos(&rx_ch1_pos, &rx_ch2_pos,
  433. rx_mask, slot_width, data_delay, odd_slot_offset);
  434. bcm2835_i2s_calc_channel_pos(&tx_ch1_pos, &tx_ch2_pos,
  435. tx_mask, slot_width, data_delay, odd_slot_offset);
  436. /*
  437. * Transmitting data immediately after frame start, eg
  438. * in left-justified or DSP mode A, only works stable
  439. * if bcm2835 is the frame clock master.
  440. */
  441. if ((!rx_ch1_pos || !tx_ch1_pos) && !frame_sync_master)
  442. dev_warn(dev->dev,
  443. "Unstable slave config detected, L/R may be swapped");
  444. /*
  445. * Set format for both streams.
  446. * We cannot set another frame length
  447. * (and therefore word length) anyway,
  448. * so the format will be the same.
  449. */
  450. regmap_write(dev->i2s_regmap, BCM2835_I2S_RXC_A_REG,
  451. format
  452. | BCM2835_I2S_CH1_POS(rx_ch1_pos)
  453. | BCM2835_I2S_CH2_POS(rx_ch2_pos));
  454. regmap_write(dev->i2s_regmap, BCM2835_I2S_TXC_A_REG,
  455. format
  456. | BCM2835_I2S_CH1_POS(tx_ch1_pos)
  457. | BCM2835_I2S_CH2_POS(tx_ch2_pos));
  458. /* Setup the I2S mode */
  459. if (data_length <= 16) {
  460. /*
  461. * Use frame packed mode (2 channels per 32 bit word)
  462. * We cannot set another frame length in the second stream
  463. * (and therefore word length) anyway,
  464. * so the format will be the same.
  465. */
  466. mode |= BCM2835_I2S_FTXP | BCM2835_I2S_FRXP;
  467. }
  468. mode |= BCM2835_I2S_FLEN(frame_length - 1);
  469. mode |= BCM2835_I2S_FSLEN(framesync_length);
  470. /* CLKM selects bcm2835 clock slave mode */
  471. if (!bit_clock_master)
  472. mode |= BCM2835_I2S_CLKM;
  473. /* FSM selects bcm2835 frame sync slave mode */
  474. if (!frame_sync_master)
  475. mode |= BCM2835_I2S_FSM;
  476. /* CLKI selects normal clocking mode, sampling on rising edge */
  477. switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) {
  478. case SND_SOC_DAIFMT_NB_NF:
  479. case SND_SOC_DAIFMT_NB_IF:
  480. mode |= BCM2835_I2S_CLKI;
  481. break;
  482. case SND_SOC_DAIFMT_IB_NF:
  483. case SND_SOC_DAIFMT_IB_IF:
  484. break;
  485. default:
  486. return -EINVAL;
  487. }
  488. /* FSI selects frame start on falling edge */
  489. switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) {
  490. case SND_SOC_DAIFMT_NB_NF:
  491. case SND_SOC_DAIFMT_IB_NF:
  492. if (frame_start_falling_edge)
  493. mode |= BCM2835_I2S_FSI;
  494. break;
  495. case SND_SOC_DAIFMT_NB_IF:
  496. case SND_SOC_DAIFMT_IB_IF:
  497. if (!frame_start_falling_edge)
  498. mode |= BCM2835_I2S_FSI;
  499. break;
  500. default:
  501. return -EINVAL;
  502. }
  503. regmap_write(dev->i2s_regmap, BCM2835_I2S_MODE_A_REG, mode);
  504. /* Setup the DMA parameters */
  505. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  506. BCM2835_I2S_RXTHR(1)
  507. | BCM2835_I2S_TXTHR(1)
  508. | BCM2835_I2S_DMAEN, 0xffffffff);
  509. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_DREQ_A_REG,
  510. BCM2835_I2S_TX_PANIC(0x10)
  511. | BCM2835_I2S_RX_PANIC(0x30)
  512. | BCM2835_I2S_TX(0x30)
  513. | BCM2835_I2S_RX(0x20), 0xffffffff);
  514. /* Clear FIFOs */
  515. bcm2835_i2s_clear_fifos(dev, true, true);
  516. dev_dbg(dev->dev,
  517. "slots: %d width: %d rx mask: 0x%02x tx_mask: 0x%02x\n",
  518. slots, slot_width, rx_mask, tx_mask);
  519. dev_dbg(dev->dev, "frame len: %d sync len: %d data len: %d\n",
  520. frame_length, framesync_length, data_length);
  521. dev_dbg(dev->dev, "rx pos: %d,%d tx pos: %d,%d\n",
  522. rx_ch1_pos, rx_ch2_pos, tx_ch1_pos, tx_ch2_pos);
  523. dev_dbg(dev->dev, "sampling rate: %d bclk rate: %d\n",
  524. params_rate(params), bclk_rate);
  525. dev_dbg(dev->dev, "CLKM: %d CLKI: %d FSM: %d FSI: %d frame start: %s edge\n",
  526. !!(mode & BCM2835_I2S_CLKM),
  527. !!(mode & BCM2835_I2S_CLKI),
  528. !!(mode & BCM2835_I2S_FSM),
  529. !!(mode & BCM2835_I2S_FSI),
  530. (mode & BCM2835_I2S_FSI) ? "falling" : "rising");
  531. return ret;
  532. }
  533. static int bcm2835_i2s_prepare(struct snd_pcm_substream *substream,
  534. struct snd_soc_dai *dai)
  535. {
  536. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  537. uint32_t cs_reg;
  538. /*
  539. * Clear both FIFOs if the one that should be started
  540. * is not empty at the moment. This should only happen
  541. * after overrun. Otherwise, hw_params would have cleared
  542. * the FIFO.
  543. */
  544. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &cs_reg);
  545. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK
  546. && !(cs_reg & BCM2835_I2S_TXE))
  547. bcm2835_i2s_clear_fifos(dev, true, false);
  548. else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE
  549. && (cs_reg & BCM2835_I2S_RXD))
  550. bcm2835_i2s_clear_fifos(dev, false, true);
  551. return 0;
  552. }
  553. static void bcm2835_i2s_stop(struct bcm2835_i2s_dev *dev,
  554. struct snd_pcm_substream *substream,
  555. struct snd_soc_dai *dai)
  556. {
  557. uint32_t mask;
  558. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  559. mask = BCM2835_I2S_RXON;
  560. else
  561. mask = BCM2835_I2S_TXON;
  562. regmap_update_bits(dev->i2s_regmap,
  563. BCM2835_I2S_CS_A_REG, mask, 0);
  564. /* Stop also the clock when not SND_SOC_DAIFMT_CONT */
  565. if (!dai->active && !(dev->fmt & SND_SOC_DAIFMT_CONT))
  566. bcm2835_i2s_stop_clock(dev);
  567. }
  568. static int bcm2835_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  569. struct snd_soc_dai *dai)
  570. {
  571. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  572. uint32_t mask;
  573. switch (cmd) {
  574. case SNDRV_PCM_TRIGGER_START:
  575. case SNDRV_PCM_TRIGGER_RESUME:
  576. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  577. bcm2835_i2s_start_clock(dev);
  578. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  579. mask = BCM2835_I2S_RXON;
  580. else
  581. mask = BCM2835_I2S_TXON;
  582. regmap_update_bits(dev->i2s_regmap,
  583. BCM2835_I2S_CS_A_REG, mask, mask);
  584. break;
  585. case SNDRV_PCM_TRIGGER_STOP:
  586. case SNDRV_PCM_TRIGGER_SUSPEND:
  587. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  588. bcm2835_i2s_stop(dev, substream, dai);
  589. break;
  590. default:
  591. return -EINVAL;
  592. }
  593. return 0;
  594. }
  595. static int bcm2835_i2s_startup(struct snd_pcm_substream *substream,
  596. struct snd_soc_dai *dai)
  597. {
  598. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  599. if (dai->active)
  600. return 0;
  601. /* Should this still be running stop it */
  602. bcm2835_i2s_stop_clock(dev);
  603. /* Enable PCM block */
  604. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  605. BCM2835_I2S_EN, BCM2835_I2S_EN);
  606. /*
  607. * Disable STBY.
  608. * Requires at least 4 PCM clock cycles to take effect.
  609. */
  610. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  611. BCM2835_I2S_STBY, BCM2835_I2S_STBY);
  612. return 0;
  613. }
  614. static void bcm2835_i2s_shutdown(struct snd_pcm_substream *substream,
  615. struct snd_soc_dai *dai)
  616. {
  617. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  618. bcm2835_i2s_stop(dev, substream, dai);
  619. /* If both streams are stopped, disable module and clock */
  620. if (dai->active)
  621. return;
  622. /* Disable the module */
  623. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  624. BCM2835_I2S_EN, 0);
  625. /*
  626. * Stopping clock is necessary, because stop does
  627. * not stop the clock when SND_SOC_DAIFMT_CONT
  628. */
  629. bcm2835_i2s_stop_clock(dev);
  630. }
  631. static const struct snd_soc_dai_ops bcm2835_i2s_dai_ops = {
  632. .startup = bcm2835_i2s_startup,
  633. .shutdown = bcm2835_i2s_shutdown,
  634. .prepare = bcm2835_i2s_prepare,
  635. .trigger = bcm2835_i2s_trigger,
  636. .hw_params = bcm2835_i2s_hw_params,
  637. .set_fmt = bcm2835_i2s_set_dai_fmt,
  638. .set_bclk_ratio = bcm2835_i2s_set_dai_bclk_ratio,
  639. .set_tdm_slot = bcm2835_i2s_set_dai_tdm_slot,
  640. };
  641. static int bcm2835_i2s_dai_probe(struct snd_soc_dai *dai)
  642. {
  643. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  644. snd_soc_dai_init_dma_data(dai,
  645. &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
  646. &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
  647. return 0;
  648. }
  649. static struct snd_soc_dai_driver bcm2835_i2s_dai = {
  650. .name = "bcm2835-i2s",
  651. .probe = bcm2835_i2s_dai_probe,
  652. .playback = {
  653. .channels_min = 2,
  654. .channels_max = 2,
  655. .rates = SNDRV_PCM_RATE_CONTINUOUS,
  656. .rate_min = 8000,
  657. .rate_max = 384000,
  658. .formats = SNDRV_PCM_FMTBIT_S16_LE
  659. | SNDRV_PCM_FMTBIT_S24_LE
  660. | SNDRV_PCM_FMTBIT_S32_LE
  661. },
  662. .capture = {
  663. .channels_min = 2,
  664. .channels_max = 2,
  665. .rates = SNDRV_PCM_RATE_CONTINUOUS,
  666. .rate_min = 8000,
  667. .rate_max = 384000,
  668. .formats = SNDRV_PCM_FMTBIT_S16_LE
  669. | SNDRV_PCM_FMTBIT_S24_LE
  670. | SNDRV_PCM_FMTBIT_S32_LE
  671. },
  672. .ops = &bcm2835_i2s_dai_ops,
  673. .symmetric_rates = 1,
  674. .symmetric_samplebits = 1,
  675. };
  676. static bool bcm2835_i2s_volatile_reg(struct device *dev, unsigned int reg)
  677. {
  678. switch (reg) {
  679. case BCM2835_I2S_CS_A_REG:
  680. case BCM2835_I2S_FIFO_A_REG:
  681. case BCM2835_I2S_INTSTC_A_REG:
  682. case BCM2835_I2S_GRAY_REG:
  683. return true;
  684. default:
  685. return false;
  686. };
  687. }
  688. static bool bcm2835_i2s_precious_reg(struct device *dev, unsigned int reg)
  689. {
  690. switch (reg) {
  691. case BCM2835_I2S_FIFO_A_REG:
  692. return true;
  693. default:
  694. return false;
  695. };
  696. }
  697. static const struct regmap_config bcm2835_regmap_config = {
  698. .reg_bits = 32,
  699. .reg_stride = 4,
  700. .val_bits = 32,
  701. .max_register = BCM2835_I2S_GRAY_REG,
  702. .precious_reg = bcm2835_i2s_precious_reg,
  703. .volatile_reg = bcm2835_i2s_volatile_reg,
  704. .cache_type = REGCACHE_RBTREE,
  705. };
  706. static const struct snd_soc_component_driver bcm2835_i2s_component = {
  707. .name = "bcm2835-i2s-comp",
  708. };
  709. static int bcm2835_i2s_probe(struct platform_device *pdev)
  710. {
  711. struct bcm2835_i2s_dev *dev;
  712. int ret;
  713. struct resource *mem;
  714. void __iomem *base;
  715. const __be32 *addr;
  716. dma_addr_t dma_base;
  717. dev = devm_kzalloc(&pdev->dev, sizeof(*dev),
  718. GFP_KERNEL);
  719. if (!dev)
  720. return -ENOMEM;
  721. /* get the clock */
  722. dev->clk_prepared = false;
  723. dev->clk = devm_clk_get(&pdev->dev, NULL);
  724. if (IS_ERR(dev->clk)) {
  725. dev_err(&pdev->dev, "could not get clk: %ld\n",
  726. PTR_ERR(dev->clk));
  727. return PTR_ERR(dev->clk);
  728. }
  729. /* Request ioarea */
  730. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  731. base = devm_ioremap_resource(&pdev->dev, mem);
  732. if (IS_ERR(base))
  733. return PTR_ERR(base);
  734. dev->i2s_regmap = devm_regmap_init_mmio(&pdev->dev, base,
  735. &bcm2835_regmap_config);
  736. if (IS_ERR(dev->i2s_regmap))
  737. return PTR_ERR(dev->i2s_regmap);
  738. /* Set the DMA address - we have to parse DT ourselves */
  739. addr = of_get_address(pdev->dev.of_node, 0, NULL, NULL);
  740. if (!addr) {
  741. dev_err(&pdev->dev, "could not get DMA-register address\n");
  742. return -EINVAL;
  743. }
  744. dma_base = be32_to_cpup(addr);
  745. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr =
  746. dma_base + BCM2835_I2S_FIFO_A_REG;
  747. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr =
  748. dma_base + BCM2835_I2S_FIFO_A_REG;
  749. /* Set the bus width */
  750. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr_width =
  751. DMA_SLAVE_BUSWIDTH_4_BYTES;
  752. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr_width =
  753. DMA_SLAVE_BUSWIDTH_4_BYTES;
  754. /* Set burst */
  755. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].maxburst = 2;
  756. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].maxburst = 2;
  757. /*
  758. * Set the PACK flag to enable S16_LE support (2 S16_LE values
  759. * packed into 32-bit transfers).
  760. */
  761. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].flags =
  762. SND_DMAENGINE_PCM_DAI_FLAG_PACK;
  763. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].flags =
  764. SND_DMAENGINE_PCM_DAI_FLAG_PACK;
  765. /* Store the pdev */
  766. dev->dev = &pdev->dev;
  767. dev_set_drvdata(&pdev->dev, dev);
  768. ret = devm_snd_soc_register_component(&pdev->dev,
  769. &bcm2835_i2s_component, &bcm2835_i2s_dai, 1);
  770. if (ret) {
  771. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  772. return ret;
  773. }
  774. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  775. if (ret) {
  776. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  777. return ret;
  778. }
  779. return 0;
  780. }
  781. static const struct of_device_id bcm2835_i2s_of_match[] = {
  782. { .compatible = "brcm,bcm2835-i2s", },
  783. {},
  784. };
  785. MODULE_DEVICE_TABLE(of, bcm2835_i2s_of_match);
  786. static struct platform_driver bcm2835_i2s_driver = {
  787. .probe = bcm2835_i2s_probe,
  788. .driver = {
  789. .name = "bcm2835-i2s",
  790. .of_match_table = bcm2835_i2s_of_match,
  791. },
  792. };
  793. module_platform_driver(bcm2835_i2s_driver);
  794. MODULE_ALIAS("platform:bcm2835-i2s");
  795. MODULE_DESCRIPTION("BCM2835 I2S interface");
  796. MODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>");
  797. MODULE_LICENSE("GPL v2");