davinci-i2s.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * DT support (c) 2016 Petr Kulhavy, Barix AG <petr@barix.com>
  8. * based on davinci-mcasp.c DT support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * TODO:
  15. * on DA850 implement HW FIFOs instead of DMA into DXR and DRR registers
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/platform_data/davinci_asp.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/initval.h>
  29. #include <sound/soc.h>
  30. #include <sound/dmaengine_pcm.h>
  31. #include "edma-pcm.h"
  32. #include "davinci-i2s.h"
  33. #define DRV_NAME "davinci-i2s"
  34. /*
  35. * NOTE: terminology here is confusing.
  36. *
  37. * - This driver supports the "Audio Serial Port" (ASP),
  38. * found on dm6446, dm355, and other DaVinci chips.
  39. *
  40. * - But it labels it a "Multi-channel Buffered Serial Port"
  41. * (McBSP) as on older chips like the dm642 ... which was
  42. * backward-compatible, possibly explaining that confusion.
  43. *
  44. * - OMAP chips have a controller called McBSP, which is
  45. * incompatible with the DaVinci flavor of McBSP.
  46. *
  47. * - Newer DaVinci chips have a controller called McASP,
  48. * incompatible with ASP and with either McBSP.
  49. *
  50. * In short: this uses ASP to implement I2S, not McBSP.
  51. * And it won't be the only DaVinci implemention of I2S.
  52. */
  53. #define DAVINCI_MCBSP_DRR_REG 0x00
  54. #define DAVINCI_MCBSP_DXR_REG 0x04
  55. #define DAVINCI_MCBSP_SPCR_REG 0x08
  56. #define DAVINCI_MCBSP_RCR_REG 0x0c
  57. #define DAVINCI_MCBSP_XCR_REG 0x10
  58. #define DAVINCI_MCBSP_SRGR_REG 0x14
  59. #define DAVINCI_MCBSP_PCR_REG 0x24
  60. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  61. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  62. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  63. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  64. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  65. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  66. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  67. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  68. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  69. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  70. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  71. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  72. #define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
  73. #define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
  74. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  75. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  76. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  77. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  78. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  79. #define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
  80. #define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
  81. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  82. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  83. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  84. #define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
  85. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  86. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  87. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  88. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  89. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  90. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  91. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  92. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  93. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  94. enum {
  95. DAVINCI_MCBSP_WORD_8 = 0,
  96. DAVINCI_MCBSP_WORD_12,
  97. DAVINCI_MCBSP_WORD_16,
  98. DAVINCI_MCBSP_WORD_20,
  99. DAVINCI_MCBSP_WORD_24,
  100. DAVINCI_MCBSP_WORD_32,
  101. };
  102. static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  103. [SNDRV_PCM_FORMAT_S8] = 1,
  104. [SNDRV_PCM_FORMAT_S16_LE] = 2,
  105. [SNDRV_PCM_FORMAT_S32_LE] = 4,
  106. };
  107. static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  108. [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
  109. [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
  110. [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
  111. };
  112. static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  113. [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
  114. [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
  115. };
  116. struct davinci_mcbsp_dev {
  117. struct device *dev;
  118. struct snd_dmaengine_dai_dma_data dma_data[2];
  119. int dma_request[2];
  120. void __iomem *base;
  121. #define MOD_DSP_A 0
  122. #define MOD_DSP_B 1
  123. int mode;
  124. u32 pcr;
  125. struct clk *clk;
  126. /*
  127. * Combining both channels into 1 element will at least double the
  128. * amount of time between servicing the dma channel, increase
  129. * effiency, and reduce the chance of overrun/underrun. But,
  130. * it will result in the left & right channels being swapped.
  131. *
  132. * If relabeling the left and right channels is not possible,
  133. * you may want to let the codec know to swap them back.
  134. *
  135. * It may allow x10 the amount of time to service dma requests,
  136. * if the codec is master and is using an unnecessarily fast bit clock
  137. * (ie. tlvaic23b), independent of the sample rate. So, having an
  138. * entire frame at once means it can be serviced at the sample rate
  139. * instead of the bit clock rate.
  140. *
  141. * In the now unlikely case that an underrun still
  142. * occurs, both the left and right samples will be repeated
  143. * so that no pops are heard, and the left and right channels
  144. * won't end up being swapped because of the underrun.
  145. */
  146. unsigned enable_channel_combine:1;
  147. unsigned int fmt;
  148. int clk_div;
  149. int clk_input_pin;
  150. bool i2s_accurate_sck;
  151. };
  152. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  153. int reg, u32 val)
  154. {
  155. __raw_writel(val, dev->base + reg);
  156. }
  157. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  158. {
  159. return __raw_readl(dev->base + reg);
  160. }
  161. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  162. {
  163. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  164. /* The clock needs to toggle to complete reset.
  165. * So, fake it by toggling the clk polarity.
  166. */
  167. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  168. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  169. }
  170. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  171. struct snd_pcm_substream *substream)
  172. {
  173. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  174. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, DRV_NAME);
  175. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  176. u32 spcr;
  177. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  178. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  179. if (spcr & mask) {
  180. /* start off disabled */
  181. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  182. spcr & ~mask);
  183. toggle_clock(dev, playback);
  184. }
  185. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  186. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  187. /* Start the sample generator */
  188. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  189. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  190. }
  191. if (playback) {
  192. /* Stop the DMA to avoid data loss */
  193. /* while the transmitter is out of reset to handle XSYNCERR */
  194. if (component->driver->ops->trigger) {
  195. int ret = component->driver->ops->trigger(substream,
  196. SNDRV_PCM_TRIGGER_STOP);
  197. if (ret < 0)
  198. printk(KERN_DEBUG "Playback DMA stop failed\n");
  199. }
  200. /* Enable the transmitter */
  201. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  202. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  203. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  204. /* wait for any unexpected frame sync error to occur */
  205. udelay(100);
  206. /* Disable the transmitter to clear any outstanding XSYNCERR */
  207. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  208. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  209. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  210. toggle_clock(dev, playback);
  211. /* Restart the DMA */
  212. if (component->driver->ops->trigger) {
  213. int ret = component->driver->ops->trigger(substream,
  214. SNDRV_PCM_TRIGGER_START);
  215. if (ret < 0)
  216. printk(KERN_DEBUG "Playback DMA start failed\n");
  217. }
  218. }
  219. /* Enable transmitter or receiver */
  220. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  221. spcr |= mask;
  222. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  223. /* Start frame sync */
  224. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  225. }
  226. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  227. }
  228. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  229. {
  230. u32 spcr;
  231. /* Reset transmitter/receiver and sample rate/frame sync generators */
  232. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  233. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  234. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  235. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  236. toggle_clock(dev, playback);
  237. }
  238. #define DEFAULT_BITPERSAMPLE 16
  239. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  240. unsigned int fmt)
  241. {
  242. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  243. unsigned int pcr;
  244. unsigned int srgr;
  245. bool inv_fs = false;
  246. /* Attention srgr is updated by hw_params! */
  247. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  248. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  249. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  250. dev->fmt = fmt;
  251. /* set master/slave audio interface */
  252. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  253. case SND_SOC_DAIFMT_CBS_CFS:
  254. /* cpu is master */
  255. pcr = DAVINCI_MCBSP_PCR_FSXM |
  256. DAVINCI_MCBSP_PCR_FSRM |
  257. DAVINCI_MCBSP_PCR_CLKXM |
  258. DAVINCI_MCBSP_PCR_CLKRM;
  259. break;
  260. case SND_SOC_DAIFMT_CBM_CFS:
  261. pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
  262. /*
  263. * Selection of the clock input pin that is the
  264. * input for the Sample Rate Generator.
  265. * McBSP FSR and FSX are driven by the Sample Rate
  266. * Generator.
  267. */
  268. switch (dev->clk_input_pin) {
  269. case MCBSP_CLKS:
  270. pcr |= DAVINCI_MCBSP_PCR_CLKXM |
  271. DAVINCI_MCBSP_PCR_CLKRM;
  272. break;
  273. case MCBSP_CLKR:
  274. pcr |= DAVINCI_MCBSP_PCR_SCLKME;
  275. break;
  276. default:
  277. dev_err(dev->dev, "bad clk_input_pin\n");
  278. return -EINVAL;
  279. }
  280. break;
  281. case SND_SOC_DAIFMT_CBM_CFM:
  282. /* codec is master */
  283. pcr = 0;
  284. break;
  285. default:
  286. printk(KERN_ERR "%s:bad master\n", __func__);
  287. return -EINVAL;
  288. }
  289. /* interface format */
  290. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  291. case SND_SOC_DAIFMT_I2S:
  292. /* Davinci doesn't support TRUE I2S, but some codecs will have
  293. * the left and right channels contiguous. This allows
  294. * dsp_a mode to be used with an inverted normal frame clk.
  295. * If your codec is master and does not have contiguous
  296. * channels, then you will have sound on only one channel.
  297. * Try using a different mode, or codec as slave.
  298. *
  299. * The TLV320AIC33 is an example of a codec where this works.
  300. * It has a variable bit clock frequency allowing it to have
  301. * valid data on every bit clock.
  302. *
  303. * The TLV320AIC23 is an example of a codec where this does not
  304. * work. It has a fixed bit clock frequency with progressively
  305. * more empty bit clock slots between channels as the sample
  306. * rate is lowered.
  307. */
  308. inv_fs = true;
  309. /* fall through */
  310. case SND_SOC_DAIFMT_DSP_A:
  311. dev->mode = MOD_DSP_A;
  312. break;
  313. case SND_SOC_DAIFMT_DSP_B:
  314. dev->mode = MOD_DSP_B;
  315. break;
  316. default:
  317. printk(KERN_ERR "%s:bad format\n", __func__);
  318. return -EINVAL;
  319. }
  320. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  321. case SND_SOC_DAIFMT_NB_NF:
  322. /* CLKRP Receive clock polarity,
  323. * 1 - sampled on rising edge of CLKR
  324. * valid on rising edge
  325. * CLKXP Transmit clock polarity,
  326. * 1 - clocked on falling edge of CLKX
  327. * valid on rising edge
  328. * FSRP Receive frame sync pol, 0 - active high
  329. * FSXP Transmit frame sync pol, 0 - active high
  330. */
  331. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  332. break;
  333. case SND_SOC_DAIFMT_IB_IF:
  334. /* CLKRP Receive clock polarity,
  335. * 0 - sampled on falling edge of CLKR
  336. * valid on falling edge
  337. * CLKXP Transmit clock polarity,
  338. * 0 - clocked on rising edge of CLKX
  339. * valid on falling edge
  340. * FSRP Receive frame sync pol, 1 - active low
  341. * FSXP Transmit frame sync pol, 1 - active low
  342. */
  343. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  344. break;
  345. case SND_SOC_DAIFMT_NB_IF:
  346. /* CLKRP Receive clock polarity,
  347. * 1 - sampled on rising edge of CLKR
  348. * valid on rising edge
  349. * CLKXP Transmit clock polarity,
  350. * 1 - clocked on falling edge of CLKX
  351. * valid on rising edge
  352. * FSRP Receive frame sync pol, 1 - active low
  353. * FSXP Transmit frame sync pol, 1 - active low
  354. */
  355. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  356. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  357. break;
  358. case SND_SOC_DAIFMT_IB_NF:
  359. /* CLKRP Receive clock polarity,
  360. * 0 - sampled on falling edge of CLKR
  361. * valid on falling edge
  362. * CLKXP Transmit clock polarity,
  363. * 0 - clocked on rising edge of CLKX
  364. * valid on falling edge
  365. * FSRP Receive frame sync pol, 0 - active high
  366. * FSXP Transmit frame sync pol, 0 - active high
  367. */
  368. break;
  369. default:
  370. return -EINVAL;
  371. }
  372. if (inv_fs == true)
  373. pcr ^= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  374. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  375. dev->pcr = pcr;
  376. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  377. return 0;
  378. }
  379. static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  380. int div_id, int div)
  381. {
  382. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  383. if (div_id != DAVINCI_MCBSP_CLKGDV)
  384. return -ENODEV;
  385. dev->clk_div = div;
  386. return 0;
  387. }
  388. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  389. struct snd_pcm_hw_params *params,
  390. struct snd_soc_dai *dai)
  391. {
  392. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  393. struct snd_interval *i = NULL;
  394. int mcbsp_word_length, master;
  395. unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
  396. u32 spcr;
  397. snd_pcm_format_t fmt;
  398. unsigned element_cnt = 1;
  399. /* general line settings */
  400. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  401. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  402. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  403. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  404. } else {
  405. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  406. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  407. }
  408. master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  409. fmt = params_format(params);
  410. mcbsp_word_length = asp_word_length[fmt];
  411. switch (master) {
  412. case SND_SOC_DAIFMT_CBS_CFS:
  413. freq = clk_get_rate(dev->clk);
  414. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  415. DAVINCI_MCBSP_SRGR_CLKSM;
  416. srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
  417. 8 - 1);
  418. if (dev->i2s_accurate_sck) {
  419. clk_div = 256;
  420. do {
  421. framesize = (freq / (--clk_div)) /
  422. params->rate_num *
  423. params->rate_den;
  424. } while (((framesize < 33) || (framesize > 4095)) &&
  425. (clk_div));
  426. clk_div--;
  427. srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
  428. } else {
  429. /* symmetric waveforms */
  430. clk_div = freq / (mcbsp_word_length * 16) /
  431. params->rate_num * params->rate_den;
  432. srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
  433. 16 - 1);
  434. }
  435. clk_div &= 0xFF;
  436. srgr |= clk_div;
  437. break;
  438. case SND_SOC_DAIFMT_CBM_CFS:
  439. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  440. clk_div = dev->clk_div - 1;
  441. srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
  442. srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
  443. clk_div &= 0xFF;
  444. srgr |= clk_div;
  445. break;
  446. case SND_SOC_DAIFMT_CBM_CFM:
  447. /* Clock and frame sync given from external sources */
  448. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  449. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  450. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  451. pr_debug("%s - %d FWID set: re-read srgr = %X\n",
  452. __func__, __LINE__, snd_interval_value(i) - 1);
  453. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  454. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  455. break;
  456. default:
  457. return -EINVAL;
  458. }
  459. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  460. rcr = DAVINCI_MCBSP_RCR_RFIG;
  461. xcr = DAVINCI_MCBSP_XCR_XFIG;
  462. if (dev->mode == MOD_DSP_B) {
  463. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  464. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  465. } else {
  466. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  467. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  468. }
  469. /* Determine xfer data type */
  470. fmt = params_format(params);
  471. if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
  472. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  473. return -EINVAL;
  474. }
  475. if (params_channels(params) == 2) {
  476. element_cnt = 2;
  477. if (double_fmt[fmt] && dev->enable_channel_combine) {
  478. element_cnt = 1;
  479. fmt = double_fmt[fmt];
  480. }
  481. switch (master) {
  482. case SND_SOC_DAIFMT_CBS_CFS:
  483. case SND_SOC_DAIFMT_CBS_CFM:
  484. rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
  485. xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
  486. rcr |= DAVINCI_MCBSP_RCR_RPHASE;
  487. xcr |= DAVINCI_MCBSP_XCR_XPHASE;
  488. break;
  489. case SND_SOC_DAIFMT_CBM_CFM:
  490. case SND_SOC_DAIFMT_CBM_CFS:
  491. rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
  492. xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
  493. break;
  494. default:
  495. return -EINVAL;
  496. }
  497. }
  498. mcbsp_word_length = asp_word_length[fmt];
  499. switch (master) {
  500. case SND_SOC_DAIFMT_CBS_CFS:
  501. case SND_SOC_DAIFMT_CBS_CFM:
  502. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
  503. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
  504. break;
  505. case SND_SOC_DAIFMT_CBM_CFM:
  506. case SND_SOC_DAIFMT_CBM_CFS:
  507. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
  508. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
  509. break;
  510. default:
  511. return -EINVAL;
  512. }
  513. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  514. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  515. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  516. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  517. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  518. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  519. else
  520. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  521. pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
  522. pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
  523. pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
  524. return 0;
  525. }
  526. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  527. struct snd_soc_dai *dai)
  528. {
  529. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  530. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  531. davinci_mcbsp_stop(dev, playback);
  532. return 0;
  533. }
  534. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  535. struct snd_soc_dai *dai)
  536. {
  537. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  538. int ret = 0;
  539. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  540. switch (cmd) {
  541. case SNDRV_PCM_TRIGGER_START:
  542. case SNDRV_PCM_TRIGGER_RESUME:
  543. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  544. davinci_mcbsp_start(dev, substream);
  545. break;
  546. case SNDRV_PCM_TRIGGER_STOP:
  547. case SNDRV_PCM_TRIGGER_SUSPEND:
  548. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  549. davinci_mcbsp_stop(dev, playback);
  550. break;
  551. default:
  552. ret = -EINVAL;
  553. }
  554. return ret;
  555. }
  556. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  557. struct snd_soc_dai *dai)
  558. {
  559. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  560. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  561. davinci_mcbsp_stop(dev, playback);
  562. }
  563. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  564. static const struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  565. .shutdown = davinci_i2s_shutdown,
  566. .prepare = davinci_i2s_prepare,
  567. .trigger = davinci_i2s_trigger,
  568. .hw_params = davinci_i2s_hw_params,
  569. .set_fmt = davinci_i2s_set_dai_fmt,
  570. .set_clkdiv = davinci_i2s_dai_set_clkdiv,
  571. };
  572. static int davinci_i2s_dai_probe(struct snd_soc_dai *dai)
  573. {
  574. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  575. dai->playback_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  576. dai->capture_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  577. return 0;
  578. }
  579. static struct snd_soc_dai_driver davinci_i2s_dai = {
  580. .probe = davinci_i2s_dai_probe,
  581. .playback = {
  582. .channels_min = 2,
  583. .channels_max = 2,
  584. .rates = DAVINCI_I2S_RATES,
  585. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  586. .capture = {
  587. .channels_min = 2,
  588. .channels_max = 2,
  589. .rates = DAVINCI_I2S_RATES,
  590. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  591. .ops = &davinci_i2s_dai_ops,
  592. };
  593. static const struct snd_soc_component_driver davinci_i2s_component = {
  594. .name = DRV_NAME,
  595. };
  596. static int davinci_i2s_probe(struct platform_device *pdev)
  597. {
  598. struct snd_dmaengine_dai_dma_data *dma_data;
  599. struct davinci_mcbsp_dev *dev;
  600. struct resource *mem, *res;
  601. void __iomem *io_base;
  602. int *dma;
  603. int ret;
  604. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  605. if (!mem) {
  606. dev_warn(&pdev->dev,
  607. "\"mpu\" mem resource not found, using index 0\n");
  608. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  609. if (!mem) {
  610. dev_err(&pdev->dev, "no mem resource?\n");
  611. return -ENODEV;
  612. }
  613. }
  614. io_base = devm_ioremap_resource(&pdev->dev, mem);
  615. if (IS_ERR(io_base))
  616. return PTR_ERR(io_base);
  617. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcbsp_dev),
  618. GFP_KERNEL);
  619. if (!dev)
  620. return -ENOMEM;
  621. dev->base = io_base;
  622. /* setup DMA, first TX, then RX */
  623. dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  624. dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
  625. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  626. if (res) {
  627. dma = &dev->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
  628. *dma = res->start;
  629. dma_data->filter_data = dma;
  630. } else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
  631. dma_data->filter_data = "tx";
  632. } else {
  633. dev_err(&pdev->dev, "Missing DMA tx resource\n");
  634. return -ENODEV;
  635. }
  636. dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  637. dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
  638. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  639. if (res) {
  640. dma = &dev->dma_request[SNDRV_PCM_STREAM_CAPTURE];
  641. *dma = res->start;
  642. dma_data->filter_data = dma;
  643. } else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
  644. dma_data->filter_data = "rx";
  645. } else {
  646. dev_err(&pdev->dev, "Missing DMA rx resource\n");
  647. return -ENODEV;
  648. }
  649. dev->clk = clk_get(&pdev->dev, NULL);
  650. if (IS_ERR(dev->clk))
  651. return -ENODEV;
  652. clk_enable(dev->clk);
  653. dev->dev = &pdev->dev;
  654. dev_set_drvdata(&pdev->dev, dev);
  655. ret = snd_soc_register_component(&pdev->dev, &davinci_i2s_component,
  656. &davinci_i2s_dai, 1);
  657. if (ret != 0)
  658. goto err_release_clk;
  659. ret = edma_pcm_platform_register(&pdev->dev);
  660. if (ret) {
  661. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  662. goto err_unregister_component;
  663. }
  664. return 0;
  665. err_unregister_component:
  666. snd_soc_unregister_component(&pdev->dev);
  667. err_release_clk:
  668. clk_disable(dev->clk);
  669. clk_put(dev->clk);
  670. return ret;
  671. }
  672. static int davinci_i2s_remove(struct platform_device *pdev)
  673. {
  674. struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
  675. snd_soc_unregister_component(&pdev->dev);
  676. clk_disable(dev->clk);
  677. clk_put(dev->clk);
  678. dev->clk = NULL;
  679. return 0;
  680. }
  681. static const struct of_device_id davinci_i2s_match[] = {
  682. { .compatible = "ti,da850-mcbsp" },
  683. {},
  684. };
  685. MODULE_DEVICE_TABLE(of, davinci_i2s_match);
  686. static struct platform_driver davinci_mcbsp_driver = {
  687. .probe = davinci_i2s_probe,
  688. .remove = davinci_i2s_remove,
  689. .driver = {
  690. .name = "davinci-mcbsp",
  691. .of_match_table = of_match_ptr(davinci_i2s_match),
  692. },
  693. };
  694. module_platform_driver(davinci_mcbsp_driver);
  695. MODULE_AUTHOR("Vladimir Barinov");
  696. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  697. MODULE_LICENSE("GPL");