mpc5200_dma.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Freescale MPC5200 PSC DMA
  3. * ALSA SoC Platform driver
  4. *
  5. * Copyright (C) 2008 Secret Lab Technologies Ltd.
  6. * Copyright (C) 2009 Jon Smirl, Digispeaker
  7. */
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/slab.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_irq.h>
  14. #include <linux/of_platform.h>
  15. #include <sound/soc.h>
  16. #include <linux/fsl/bestcomm/bestcomm.h>
  17. #include <linux/fsl/bestcomm/gen_bd.h>
  18. #include <asm/mpc52xx_psc.h>
  19. #include "mpc5200_dma.h"
  20. #define DRV_NAME "mpc5200_dma"
  21. /*
  22. * Interrupt handlers
  23. */
  24. static irqreturn_t psc_dma_status_irq(int irq, void *_psc_dma)
  25. {
  26. struct psc_dma *psc_dma = _psc_dma;
  27. struct mpc52xx_psc __iomem *regs = psc_dma->psc_regs;
  28. u16 isr;
  29. isr = in_be16(&regs->mpc52xx_psc_isr);
  30. /* Playback underrun error */
  31. if (psc_dma->playback.active && (isr & MPC52xx_PSC_IMR_TXEMP))
  32. psc_dma->stats.underrun_count++;
  33. /* Capture overrun error */
  34. if (psc_dma->capture.active && (isr & MPC52xx_PSC_IMR_ORERR))
  35. psc_dma->stats.overrun_count++;
  36. out_8(&regs->command, MPC52xx_PSC_RST_ERR_STAT);
  37. return IRQ_HANDLED;
  38. }
  39. /**
  40. * psc_dma_bcom_enqueue_next_buffer - Enqueue another audio buffer
  41. * @s: pointer to stream private data structure
  42. *
  43. * Enqueues another audio period buffer into the bestcomm queue.
  44. *
  45. * Note: The routine must only be called when there is space available in
  46. * the queue. Otherwise the enqueue will fail and the audio ring buffer
  47. * will get out of sync
  48. */
  49. static void psc_dma_bcom_enqueue_next_buffer(struct psc_dma_stream *s)
  50. {
  51. struct bcom_bd *bd;
  52. /* Prepare and enqueue the next buffer descriptor */
  53. bd = bcom_prepare_next_buffer(s->bcom_task);
  54. bd->status = s->period_bytes;
  55. bd->data[0] = s->runtime->dma_addr + (s->period_next * s->period_bytes);
  56. bcom_submit_next_buffer(s->bcom_task, NULL);
  57. /* Update for next period */
  58. s->period_next = (s->period_next + 1) % s->runtime->periods;
  59. }
  60. /* Bestcomm DMA irq handler */
  61. static irqreturn_t psc_dma_bcom_irq(int irq, void *_psc_dma_stream)
  62. {
  63. struct psc_dma_stream *s = _psc_dma_stream;
  64. spin_lock(&s->psc_dma->lock);
  65. /* For each finished period, dequeue the completed period buffer
  66. * and enqueue a new one in it's place. */
  67. while (bcom_buffer_done(s->bcom_task)) {
  68. bcom_retrieve_buffer(s->bcom_task, NULL, NULL);
  69. s->period_current = (s->period_current+1) % s->runtime->periods;
  70. s->period_count++;
  71. psc_dma_bcom_enqueue_next_buffer(s);
  72. }
  73. spin_unlock(&s->psc_dma->lock);
  74. /* If the stream is active, then also inform the PCM middle layer
  75. * of the period finished event. */
  76. if (s->active)
  77. snd_pcm_period_elapsed(s->stream);
  78. return IRQ_HANDLED;
  79. }
  80. static int psc_dma_hw_free(struct snd_pcm_substream *substream)
  81. {
  82. snd_pcm_set_runtime_buffer(substream, NULL);
  83. return 0;
  84. }
  85. /**
  86. * psc_dma_trigger: start and stop the DMA transfer.
  87. *
  88. * This function is called by ALSA to start, stop, pause, and resume the DMA
  89. * transfer of data.
  90. */
  91. static int psc_dma_trigger(struct snd_pcm_substream *substream, int cmd)
  92. {
  93. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  94. struct psc_dma *psc_dma = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  95. struct snd_pcm_runtime *runtime = substream->runtime;
  96. struct psc_dma_stream *s = to_psc_dma_stream(substream, psc_dma);
  97. struct mpc52xx_psc __iomem *regs = psc_dma->psc_regs;
  98. u16 imr;
  99. unsigned long flags;
  100. int i;
  101. switch (cmd) {
  102. case SNDRV_PCM_TRIGGER_START:
  103. dev_dbg(psc_dma->dev, "START: stream=%i fbits=%u ps=%u #p=%u\n",
  104. substream->pstr->stream, runtime->frame_bits,
  105. (int)runtime->period_size, runtime->periods);
  106. s->period_bytes = frames_to_bytes(runtime,
  107. runtime->period_size);
  108. s->period_next = 0;
  109. s->period_current = 0;
  110. s->active = 1;
  111. s->period_count = 0;
  112. s->runtime = runtime;
  113. /* Fill up the bestcomm bd queue and enable DMA.
  114. * This will begin filling the PSC's fifo.
  115. */
  116. spin_lock_irqsave(&psc_dma->lock, flags);
  117. if (substream->pstr->stream == SNDRV_PCM_STREAM_CAPTURE)
  118. bcom_gen_bd_rx_reset(s->bcom_task);
  119. else
  120. bcom_gen_bd_tx_reset(s->bcom_task);
  121. for (i = 0; i < runtime->periods; i++)
  122. if (!bcom_queue_full(s->bcom_task))
  123. psc_dma_bcom_enqueue_next_buffer(s);
  124. bcom_enable(s->bcom_task);
  125. spin_unlock_irqrestore(&psc_dma->lock, flags);
  126. out_8(&regs->command, MPC52xx_PSC_RST_ERR_STAT);
  127. break;
  128. case SNDRV_PCM_TRIGGER_STOP:
  129. dev_dbg(psc_dma->dev, "STOP: stream=%i periods_count=%i\n",
  130. substream->pstr->stream, s->period_count);
  131. s->active = 0;
  132. spin_lock_irqsave(&psc_dma->lock, flags);
  133. bcom_disable(s->bcom_task);
  134. if (substream->pstr->stream == SNDRV_PCM_STREAM_CAPTURE)
  135. bcom_gen_bd_rx_reset(s->bcom_task);
  136. else
  137. bcom_gen_bd_tx_reset(s->bcom_task);
  138. spin_unlock_irqrestore(&psc_dma->lock, flags);
  139. break;
  140. default:
  141. dev_dbg(psc_dma->dev, "unhandled trigger: stream=%i cmd=%i\n",
  142. substream->pstr->stream, cmd);
  143. return -EINVAL;
  144. }
  145. /* Update interrupt enable settings */
  146. imr = 0;
  147. if (psc_dma->playback.active)
  148. imr |= MPC52xx_PSC_IMR_TXEMP;
  149. if (psc_dma->capture.active)
  150. imr |= MPC52xx_PSC_IMR_ORERR;
  151. out_be16(&regs->isr_imr.imr, psc_dma->imr | imr);
  152. return 0;
  153. }
  154. /* ---------------------------------------------------------------------
  155. * The PSC DMA 'ASoC platform' driver
  156. *
  157. * Can be referenced by an 'ASoC machine' driver
  158. * This driver only deals with the audio bus; it doesn't have any
  159. * interaction with the attached codec
  160. */
  161. static const struct snd_pcm_hardware psc_dma_hardware = {
  162. .info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID |
  163. SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_BLOCK_TRANSFER |
  164. SNDRV_PCM_INFO_BATCH,
  165. .formats = SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_BE |
  166. SNDRV_PCM_FMTBIT_S24_BE | SNDRV_PCM_FMTBIT_S32_BE,
  167. .period_bytes_max = 1024 * 1024,
  168. .period_bytes_min = 32,
  169. .periods_min = 2,
  170. .periods_max = 256,
  171. .buffer_bytes_max = 2 * 1024 * 1024,
  172. .fifo_size = 512,
  173. };
  174. static int psc_dma_open(struct snd_pcm_substream *substream)
  175. {
  176. struct snd_pcm_runtime *runtime = substream->runtime;
  177. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  178. struct psc_dma *psc_dma = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  179. struct psc_dma_stream *s;
  180. int rc;
  181. dev_dbg(psc_dma->dev, "psc_dma_open(substream=%p)\n", substream);
  182. if (substream->pstr->stream == SNDRV_PCM_STREAM_CAPTURE)
  183. s = &psc_dma->capture;
  184. else
  185. s = &psc_dma->playback;
  186. snd_soc_set_runtime_hwparams(substream, &psc_dma_hardware);
  187. rc = snd_pcm_hw_constraint_integer(runtime,
  188. SNDRV_PCM_HW_PARAM_PERIODS);
  189. if (rc < 0) {
  190. dev_err(substream->pcm->card->dev, "invalid buffer size\n");
  191. return rc;
  192. }
  193. s->stream = substream;
  194. return 0;
  195. }
  196. static int psc_dma_close(struct snd_pcm_substream *substream)
  197. {
  198. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  199. struct psc_dma *psc_dma = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  200. struct psc_dma_stream *s;
  201. dev_dbg(psc_dma->dev, "psc_dma_close(substream=%p)\n", substream);
  202. if (substream->pstr->stream == SNDRV_PCM_STREAM_CAPTURE)
  203. s = &psc_dma->capture;
  204. else
  205. s = &psc_dma->playback;
  206. if (!psc_dma->playback.active &&
  207. !psc_dma->capture.active) {
  208. /* Disable all interrupts and reset the PSC */
  209. out_be16(&psc_dma->psc_regs->isr_imr.imr, psc_dma->imr);
  210. out_8(&psc_dma->psc_regs->command, 4 << 4); /* reset error */
  211. }
  212. s->stream = NULL;
  213. return 0;
  214. }
  215. static snd_pcm_uframes_t
  216. psc_dma_pointer(struct snd_pcm_substream *substream)
  217. {
  218. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  219. struct psc_dma *psc_dma = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  220. struct psc_dma_stream *s;
  221. dma_addr_t count;
  222. if (substream->pstr->stream == SNDRV_PCM_STREAM_CAPTURE)
  223. s = &psc_dma->capture;
  224. else
  225. s = &psc_dma->playback;
  226. count = s->period_current * s->period_bytes;
  227. return bytes_to_frames(substream->runtime, count);
  228. }
  229. static int
  230. psc_dma_hw_params(struct snd_pcm_substream *substream,
  231. struct snd_pcm_hw_params *params)
  232. {
  233. snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
  234. return 0;
  235. }
  236. static const struct snd_pcm_ops psc_dma_ops = {
  237. .open = psc_dma_open,
  238. .close = psc_dma_close,
  239. .hw_free = psc_dma_hw_free,
  240. .ioctl = snd_pcm_lib_ioctl,
  241. .pointer = psc_dma_pointer,
  242. .trigger = psc_dma_trigger,
  243. .hw_params = psc_dma_hw_params,
  244. };
  245. static int psc_dma_new(struct snd_soc_pcm_runtime *rtd)
  246. {
  247. struct snd_card *card = rtd->card->snd_card;
  248. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, DRV_NAME);
  249. struct snd_soc_dai *dai = rtd->cpu_dai;
  250. struct snd_pcm *pcm = rtd->pcm;
  251. size_t size = psc_dma_hardware.buffer_bytes_max;
  252. int rc;
  253. dev_dbg(component->dev, "psc_dma_new(card=%p, dai=%p, pcm=%p)\n",
  254. card, dai, pcm);
  255. rc = dma_coerce_mask_and_coherent(card->dev, DMA_BIT_MASK(32));
  256. if (rc)
  257. return rc;
  258. if (pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream) {
  259. rc = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, pcm->card->dev,
  260. size, &pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream->dma_buffer);
  261. if (rc)
  262. goto playback_alloc_err;
  263. }
  264. if (pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream) {
  265. rc = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, pcm->card->dev,
  266. size, &pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream->dma_buffer);
  267. if (rc)
  268. goto capture_alloc_err;
  269. }
  270. return 0;
  271. capture_alloc_err:
  272. if (pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream)
  273. snd_dma_free_pages(&pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream->dma_buffer);
  274. playback_alloc_err:
  275. dev_err(card->dev, "Cannot allocate buffer(s)\n");
  276. return -ENOMEM;
  277. }
  278. static void psc_dma_free(struct snd_pcm *pcm)
  279. {
  280. struct snd_soc_pcm_runtime *rtd = pcm->private_data;
  281. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, DRV_NAME);
  282. struct snd_pcm_substream *substream;
  283. int stream;
  284. dev_dbg(component->dev, "psc_dma_free(pcm=%p)\n", pcm);
  285. for (stream = 0; stream < 2; stream++) {
  286. substream = pcm->streams[stream].substream;
  287. if (substream) {
  288. snd_dma_free_pages(&substream->dma_buffer);
  289. substream->dma_buffer.area = NULL;
  290. substream->dma_buffer.addr = 0;
  291. }
  292. }
  293. }
  294. static const struct snd_soc_component_driver mpc5200_audio_dma_component = {
  295. .name = DRV_NAME,
  296. .ops = &psc_dma_ops,
  297. .pcm_new = &psc_dma_new,
  298. .pcm_free = &psc_dma_free,
  299. };
  300. int mpc5200_audio_dma_create(struct platform_device *op)
  301. {
  302. phys_addr_t fifo;
  303. struct psc_dma *psc_dma;
  304. struct resource res;
  305. int size, irq, rc;
  306. const __be32 *prop;
  307. void __iomem *regs;
  308. int ret;
  309. /* Fetch the registers and IRQ of the PSC */
  310. irq = irq_of_parse_and_map(op->dev.of_node, 0);
  311. if (of_address_to_resource(op->dev.of_node, 0, &res)) {
  312. dev_err(&op->dev, "Missing reg property\n");
  313. return -ENODEV;
  314. }
  315. regs = ioremap(res.start, resource_size(&res));
  316. if (!regs) {
  317. dev_err(&op->dev, "Could not map registers\n");
  318. return -ENODEV;
  319. }
  320. /* Allocate and initialize the driver private data */
  321. psc_dma = kzalloc(sizeof *psc_dma, GFP_KERNEL);
  322. if (!psc_dma) {
  323. ret = -ENOMEM;
  324. goto out_unmap;
  325. }
  326. /* Get the PSC ID */
  327. prop = of_get_property(op->dev.of_node, "cell-index", &size);
  328. if (!prop || size < sizeof *prop) {
  329. ret = -ENODEV;
  330. goto out_free;
  331. }
  332. spin_lock_init(&psc_dma->lock);
  333. mutex_init(&psc_dma->mutex);
  334. psc_dma->id = be32_to_cpu(*prop);
  335. psc_dma->irq = irq;
  336. psc_dma->psc_regs = regs;
  337. psc_dma->fifo_regs = regs + sizeof *psc_dma->psc_regs;
  338. psc_dma->dev = &op->dev;
  339. psc_dma->playback.psc_dma = psc_dma;
  340. psc_dma->capture.psc_dma = psc_dma;
  341. snprintf(psc_dma->name, sizeof psc_dma->name, "PSC%u", psc_dma->id);
  342. /* Find the address of the fifo data registers and setup the
  343. * DMA tasks */
  344. fifo = res.start + offsetof(struct mpc52xx_psc, buffer.buffer_32);
  345. psc_dma->capture.bcom_task =
  346. bcom_psc_gen_bd_rx_init(psc_dma->id, 10, fifo, 512);
  347. psc_dma->playback.bcom_task =
  348. bcom_psc_gen_bd_tx_init(psc_dma->id, 10, fifo);
  349. if (!psc_dma->capture.bcom_task ||
  350. !psc_dma->playback.bcom_task) {
  351. dev_err(&op->dev, "Could not allocate bestcomm tasks\n");
  352. ret = -ENODEV;
  353. goto out_free;
  354. }
  355. /* Disable all interrupts and reset the PSC */
  356. out_be16(&psc_dma->psc_regs->isr_imr.imr, psc_dma->imr);
  357. /* reset receiver */
  358. out_8(&psc_dma->psc_regs->command, MPC52xx_PSC_RST_RX);
  359. /* reset transmitter */
  360. out_8(&psc_dma->psc_regs->command, MPC52xx_PSC_RST_TX);
  361. /* reset error */
  362. out_8(&psc_dma->psc_regs->command, MPC52xx_PSC_RST_ERR_STAT);
  363. /* reset mode */
  364. out_8(&psc_dma->psc_regs->command, MPC52xx_PSC_SEL_MODE_REG_1);
  365. /* Set up mode register;
  366. * First write: RxRdy (FIFO Alarm) generates rx FIFO irq
  367. * Second write: register Normal mode for non loopback
  368. */
  369. out_8(&psc_dma->psc_regs->mode, 0);
  370. out_8(&psc_dma->psc_regs->mode, 0);
  371. /* Set the TX and RX fifo alarm thresholds */
  372. out_be16(&psc_dma->fifo_regs->rfalarm, 0x100);
  373. out_8(&psc_dma->fifo_regs->rfcntl, 0x4);
  374. out_be16(&psc_dma->fifo_regs->tfalarm, 0x100);
  375. out_8(&psc_dma->fifo_regs->tfcntl, 0x7);
  376. /* Lookup the IRQ numbers */
  377. psc_dma->playback.irq =
  378. bcom_get_task_irq(psc_dma->playback.bcom_task);
  379. psc_dma->capture.irq =
  380. bcom_get_task_irq(psc_dma->capture.bcom_task);
  381. rc = request_irq(psc_dma->irq, &psc_dma_status_irq, IRQF_SHARED,
  382. "psc-dma-status", psc_dma);
  383. rc |= request_irq(psc_dma->capture.irq, &psc_dma_bcom_irq, IRQF_SHARED,
  384. "psc-dma-capture", &psc_dma->capture);
  385. rc |= request_irq(psc_dma->playback.irq, &psc_dma_bcom_irq, IRQF_SHARED,
  386. "psc-dma-playback", &psc_dma->playback);
  387. if (rc) {
  388. ret = -ENODEV;
  389. goto out_irq;
  390. }
  391. /* Save what we've done so it can be found again later */
  392. dev_set_drvdata(&op->dev, psc_dma);
  393. /* Tell the ASoC OF helpers about it */
  394. return devm_snd_soc_register_component(&op->dev,
  395. &mpc5200_audio_dma_component, NULL, 0);
  396. out_irq:
  397. free_irq(psc_dma->irq, psc_dma);
  398. free_irq(psc_dma->capture.irq, &psc_dma->capture);
  399. free_irq(psc_dma->playback.irq, &psc_dma->playback);
  400. out_free:
  401. kfree(psc_dma);
  402. out_unmap:
  403. iounmap(regs);
  404. return ret;
  405. }
  406. EXPORT_SYMBOL_GPL(mpc5200_audio_dma_create);
  407. int mpc5200_audio_dma_destroy(struct platform_device *op)
  408. {
  409. struct psc_dma *psc_dma = dev_get_drvdata(&op->dev);
  410. dev_dbg(&op->dev, "mpc5200_audio_dma_destroy()\n");
  411. bcom_gen_bd_rx_release(psc_dma->capture.bcom_task);
  412. bcom_gen_bd_tx_release(psc_dma->playback.bcom_task);
  413. /* Release irqs */
  414. free_irq(psc_dma->irq, psc_dma);
  415. free_irq(psc_dma->capture.irq, &psc_dma->capture);
  416. free_irq(psc_dma->playback.irq, &psc_dma->playback);
  417. iounmap(psc_dma->psc_regs);
  418. kfree(psc_dma);
  419. dev_set_drvdata(&op->dev, NULL);
  420. return 0;
  421. }
  422. EXPORT_SYMBOL_GPL(mpc5200_audio_dma_destroy);
  423. MODULE_AUTHOR("Grant Likely <grant.likely@secretlab.ca>");
  424. MODULE_DESCRIPTION("Freescale MPC5200 PSC in DMA mode ASoC Driver");
  425. MODULE_LICENSE("GPL");