skl-sst-dsp.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Skylake SST DSP Support
  3. *
  4. * Copyright (C) 2014-15, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. #ifndef __SKL_SST_DSP_H__
  16. #define __SKL_SST_DSP_H__
  17. #include <linux/interrupt.h>
  18. #include <linux/uuid.h>
  19. #include <linux/firmware.h>
  20. #include <sound/memalloc.h>
  21. #include "skl-sst-cldma.h"
  22. struct sst_dsp;
  23. struct skl_sst;
  24. struct sst_dsp_device;
  25. struct skl_lib_info;
  26. /* Intel HD Audio General DSP Registers */
  27. #define SKL_ADSP_GEN_BASE 0x0
  28. #define SKL_ADSP_REG_ADSPCS (SKL_ADSP_GEN_BASE + 0x04)
  29. #define SKL_ADSP_REG_ADSPIC (SKL_ADSP_GEN_BASE + 0x08)
  30. #define SKL_ADSP_REG_ADSPIS (SKL_ADSP_GEN_BASE + 0x0C)
  31. #define SKL_ADSP_REG_ADSPIC2 (SKL_ADSP_GEN_BASE + 0x10)
  32. #define SKL_ADSP_REG_ADSPIS2 (SKL_ADSP_GEN_BASE + 0x14)
  33. /* Intel HD Audio Inter-Processor Communication Registers */
  34. #define SKL_ADSP_IPC_BASE 0x40
  35. #define SKL_ADSP_REG_HIPCT (SKL_ADSP_IPC_BASE + 0x00)
  36. #define SKL_ADSP_REG_HIPCTE (SKL_ADSP_IPC_BASE + 0x04)
  37. #define SKL_ADSP_REG_HIPCI (SKL_ADSP_IPC_BASE + 0x08)
  38. #define SKL_ADSP_REG_HIPCIE (SKL_ADSP_IPC_BASE + 0x0C)
  39. #define SKL_ADSP_REG_HIPCCTL (SKL_ADSP_IPC_BASE + 0x10)
  40. /* HIPCI */
  41. #define SKL_ADSP_REG_HIPCI_BUSY BIT(31)
  42. /* HIPCIE */
  43. #define SKL_ADSP_REG_HIPCIE_DONE BIT(30)
  44. /* HIPCCTL */
  45. #define SKL_ADSP_REG_HIPCCTL_DONE BIT(1)
  46. #define SKL_ADSP_REG_HIPCCTL_BUSY BIT(0)
  47. /* HIPCT */
  48. #define SKL_ADSP_REG_HIPCT_BUSY BIT(31)
  49. /* FW base IDs */
  50. #define SKL_INSTANCE_ID 0
  51. #define SKL_BASE_FW_MODULE_ID 0
  52. /* Intel HD Audio SRAM Window 1 */
  53. #define SKL_ADSP_SRAM1_BASE 0xA000
  54. #define SKL_ADSP_MMIO_LEN 0x10000
  55. #define SKL_ADSP_W0_STAT_SZ 0x1000
  56. #define SKL_ADSP_W0_UP_SZ 0x1000
  57. #define SKL_ADSP_W1_SZ 0x1000
  58. #define SKL_FW_STS_MASK 0xf
  59. #define SKL_FW_INIT 0x1
  60. #define SKL_FW_RFW_START 0xf
  61. #define SKL_ADSPIC_IPC 1
  62. #define SKL_ADSPIS_IPC 1
  63. /* Core ID of core0 */
  64. #define SKL_DSP_CORE0_ID 0
  65. /* Mask for a given core index, c = 0.. number of supported cores - 1 */
  66. #define SKL_DSP_CORE_MASK(c) BIT(c)
  67. /*
  68. * Core 0 mask = SKL_DSP_CORE_MASK(0); Defined separately
  69. * since Core0 is primary core and it is used often
  70. */
  71. #define SKL_DSP_CORE0_MASK BIT(0)
  72. /*
  73. * Mask for a given number of cores
  74. * nc = number of supported cores
  75. */
  76. #define SKL_DSP_CORES_MASK(nc) GENMASK((nc - 1), 0)
  77. /* ADSPCS - Audio DSP Control & Status */
  78. /*
  79. * Core Reset - asserted high
  80. * CRST Mask for a given core mask pattern, cm
  81. */
  82. #define SKL_ADSPCS_CRST_SHIFT 0
  83. #define SKL_ADSPCS_CRST_MASK(cm) ((cm) << SKL_ADSPCS_CRST_SHIFT)
  84. /*
  85. * Core run/stall - when set to '1' core is stalled
  86. * CSTALL Mask for a given core mask pattern, cm
  87. */
  88. #define SKL_ADSPCS_CSTALL_SHIFT 8
  89. #define SKL_ADSPCS_CSTALL_MASK(cm) ((cm) << SKL_ADSPCS_CSTALL_SHIFT)
  90. /*
  91. * Set Power Active - when set to '1' turn cores on
  92. * SPA Mask for a given core mask pattern, cm
  93. */
  94. #define SKL_ADSPCS_SPA_SHIFT 16
  95. #define SKL_ADSPCS_SPA_MASK(cm) ((cm) << SKL_ADSPCS_SPA_SHIFT)
  96. /*
  97. * Current Power Active - power status of cores, set by hardware
  98. * CPA Mask for a given core mask pattern, cm
  99. */
  100. #define SKL_ADSPCS_CPA_SHIFT 24
  101. #define SKL_ADSPCS_CPA_MASK(cm) ((cm) << SKL_ADSPCS_CPA_SHIFT)
  102. /* DSP Core state */
  103. enum skl_dsp_states {
  104. SKL_DSP_RUNNING = 1,
  105. /* Running in D0i3 state; can be in streaming or non-streaming D0i3 */
  106. SKL_DSP_RUNNING_D0I3, /* Running in D0i3 state*/
  107. SKL_DSP_RESET,
  108. };
  109. /* D0i3 substates */
  110. enum skl_dsp_d0i3_states {
  111. SKL_DSP_D0I3_NONE = -1, /* No D0i3 */
  112. SKL_DSP_D0I3_NON_STREAMING = 0,
  113. SKL_DSP_D0I3_STREAMING = 1,
  114. };
  115. struct skl_dsp_fw_ops {
  116. int (*load_fw)(struct sst_dsp *ctx);
  117. /* FW module parser/loader */
  118. int (*load_library)(struct sst_dsp *ctx,
  119. struct skl_lib_info *linfo, int lib_count);
  120. int (*parse_fw)(struct sst_dsp *ctx);
  121. int (*set_state_D0)(struct sst_dsp *ctx, unsigned int core_id);
  122. int (*set_state_D3)(struct sst_dsp *ctx, unsigned int core_id);
  123. int (*set_state_D0i3)(struct sst_dsp *ctx);
  124. int (*set_state_D0i0)(struct sst_dsp *ctx);
  125. unsigned int (*get_fw_errcode)(struct sst_dsp *ctx);
  126. int (*load_mod)(struct sst_dsp *ctx, u16 mod_id, u8 *mod_name);
  127. int (*unload_mod)(struct sst_dsp *ctx, u16 mod_id);
  128. };
  129. struct skl_dsp_loader_ops {
  130. int stream_tag;
  131. int (*alloc_dma_buf)(struct device *dev,
  132. struct snd_dma_buffer *dmab, size_t size);
  133. int (*free_dma_buf)(struct device *dev,
  134. struct snd_dma_buffer *dmab);
  135. int (*prepare)(struct device *dev, unsigned int format,
  136. unsigned int byte_size,
  137. struct snd_dma_buffer *bufp);
  138. int (*trigger)(struct device *dev, bool start, int stream_tag);
  139. int (*cleanup)(struct device *dev, struct snd_dma_buffer *dmab,
  140. int stream_tag);
  141. };
  142. #define MAX_INSTANCE_BUFF 2
  143. struct uuid_module {
  144. uuid_le uuid;
  145. int id;
  146. int is_loadable;
  147. int max_instance;
  148. u64 pvt_id[MAX_INSTANCE_BUFF];
  149. int *instance_id;
  150. struct list_head list;
  151. };
  152. struct skl_load_module_info {
  153. u16 mod_id;
  154. const struct firmware *fw;
  155. };
  156. struct skl_module_table {
  157. struct skl_load_module_info *mod_info;
  158. unsigned int usage_cnt;
  159. struct list_head list;
  160. };
  161. void skl_cldma_process_intr(struct sst_dsp *ctx);
  162. void skl_cldma_int_disable(struct sst_dsp *ctx);
  163. int skl_cldma_prepare(struct sst_dsp *ctx);
  164. int skl_cldma_wait_interruptible(struct sst_dsp *ctx);
  165. void skl_dsp_set_state_locked(struct sst_dsp *ctx, int state);
  166. struct sst_dsp *skl_dsp_ctx_init(struct device *dev,
  167. struct sst_dsp_device *sst_dev, int irq);
  168. int skl_dsp_acquire_irq(struct sst_dsp *sst);
  169. bool is_skl_dsp_running(struct sst_dsp *ctx);
  170. unsigned int skl_dsp_get_enabled_cores(struct sst_dsp *ctx);
  171. void skl_dsp_init_core_state(struct sst_dsp *ctx);
  172. int skl_dsp_enable_core(struct sst_dsp *ctx, unsigned int core_mask);
  173. int skl_dsp_disable_core(struct sst_dsp *ctx, unsigned int core_mask);
  174. int skl_dsp_core_power_up(struct sst_dsp *ctx, unsigned int core_mask);
  175. int skl_dsp_core_power_down(struct sst_dsp *ctx, unsigned int core_mask);
  176. int skl_dsp_core_unset_reset_state(struct sst_dsp *ctx,
  177. unsigned int core_mask);
  178. int skl_dsp_start_core(struct sst_dsp *ctx, unsigned int core_mask);
  179. irqreturn_t skl_dsp_sst_interrupt(int irq, void *dev_id);
  180. int skl_dsp_wake(struct sst_dsp *ctx);
  181. int skl_dsp_sleep(struct sst_dsp *ctx);
  182. void skl_dsp_free(struct sst_dsp *dsp);
  183. int skl_dsp_get_core(struct sst_dsp *ctx, unsigned int core_id);
  184. int skl_dsp_put_core(struct sst_dsp *ctx, unsigned int core_id);
  185. int skl_dsp_boot(struct sst_dsp *ctx);
  186. int skl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  187. const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
  188. struct skl_sst **dsp);
  189. int bxt_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  190. const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
  191. struct skl_sst **dsp);
  192. int skl_sst_init_fw(struct device *dev, struct skl_sst *ctx);
  193. int bxt_sst_init_fw(struct device *dev, struct skl_sst *ctx);
  194. void skl_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx);
  195. void bxt_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx);
  196. int snd_skl_parse_uuids(struct sst_dsp *ctx, const struct firmware *fw,
  197. unsigned int offset, int index);
  198. int skl_get_pvt_id(struct skl_sst *ctx, uuid_le *uuid_mod, int instance_id);
  199. int skl_put_pvt_id(struct skl_sst *ctx, uuid_le *uuid_mod, int *pvt_id);
  200. int skl_get_pvt_instance_id_map(struct skl_sst *ctx,
  201. int module_id, int instance_id);
  202. void skl_freeup_uuid_list(struct skl_sst *ctx);
  203. int skl_dsp_strip_extended_manifest(struct firmware *fw);
  204. void skl_dsp_enable_notification(struct skl_sst *ctx, bool enable);
  205. void skl_dsp_set_astate_cfg(struct skl_sst *ctx, u32 cnt, void *data);
  206. int skl_sst_ctx_init(struct device *dev, int irq, const char *fw_name,
  207. struct skl_dsp_loader_ops dsp_ops, struct skl_sst **dsp,
  208. struct sst_dsp_device *skl_dev);
  209. int skl_prepare_lib_load(struct skl_sst *skl, struct skl_lib_info *linfo,
  210. struct firmware *stripped_fw,
  211. unsigned int hdr_offset, int index);
  212. void skl_release_library(struct skl_lib_info *linfo, int lib_count);
  213. #endif /*__SKL_SST_DSP_H__*/