lpass-cpu.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * lpass-cpu.c -- ALSA SoC CPU DAI driver for QTi LPASS
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <linux/regmap.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dai.h>
  26. #include "lpass-lpaif-reg.h"
  27. #include "lpass.h"
  28. static int lpass_cpu_daiops_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  29. unsigned int freq, int dir)
  30. {
  31. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  32. int ret;
  33. ret = clk_set_rate(drvdata->mi2s_osr_clk[dai->driver->id], freq);
  34. if (ret)
  35. dev_err(dai->dev, "error setting mi2s osrclk to %u: %d\n",
  36. freq, ret);
  37. return ret;
  38. }
  39. static int lpass_cpu_daiops_startup(struct snd_pcm_substream *substream,
  40. struct snd_soc_dai *dai)
  41. {
  42. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  43. int ret;
  44. ret = clk_prepare_enable(drvdata->mi2s_osr_clk[dai->driver->id]);
  45. if (ret) {
  46. dev_err(dai->dev, "error in enabling mi2s osr clk: %d\n", ret);
  47. return ret;
  48. }
  49. ret = clk_prepare_enable(drvdata->mi2s_bit_clk[dai->driver->id]);
  50. if (ret) {
  51. dev_err(dai->dev, "error in enabling mi2s bit clk: %d\n", ret);
  52. clk_disable_unprepare(drvdata->mi2s_osr_clk[dai->driver->id]);
  53. return ret;
  54. }
  55. return 0;
  56. }
  57. static void lpass_cpu_daiops_shutdown(struct snd_pcm_substream *substream,
  58. struct snd_soc_dai *dai)
  59. {
  60. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  61. clk_disable_unprepare(drvdata->mi2s_bit_clk[dai->driver->id]);
  62. clk_disable_unprepare(drvdata->mi2s_osr_clk[dai->driver->id]);
  63. }
  64. static int lpass_cpu_daiops_hw_params(struct snd_pcm_substream *substream,
  65. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  66. {
  67. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  68. snd_pcm_format_t format = params_format(params);
  69. unsigned int channels = params_channels(params);
  70. unsigned int rate = params_rate(params);
  71. unsigned int regval;
  72. int bitwidth, ret;
  73. bitwidth = snd_pcm_format_width(format);
  74. if (bitwidth < 0) {
  75. dev_err(dai->dev, "invalid bit width given: %d\n", bitwidth);
  76. return bitwidth;
  77. }
  78. regval = LPAIF_I2SCTL_LOOPBACK_DISABLE |
  79. LPAIF_I2SCTL_WSSRC_INTERNAL;
  80. switch (bitwidth) {
  81. case 16:
  82. regval |= LPAIF_I2SCTL_BITWIDTH_16;
  83. break;
  84. case 24:
  85. regval |= LPAIF_I2SCTL_BITWIDTH_24;
  86. break;
  87. case 32:
  88. regval |= LPAIF_I2SCTL_BITWIDTH_32;
  89. break;
  90. default:
  91. dev_err(dai->dev, "invalid bitwidth given: %d\n", bitwidth);
  92. return -EINVAL;
  93. }
  94. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  95. switch (channels) {
  96. case 1:
  97. regval |= LPAIF_I2SCTL_SPKMODE_SD0;
  98. regval |= LPAIF_I2SCTL_SPKMONO_MONO;
  99. break;
  100. case 2:
  101. regval |= LPAIF_I2SCTL_SPKMODE_SD0;
  102. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  103. break;
  104. case 4:
  105. regval |= LPAIF_I2SCTL_SPKMODE_QUAD01;
  106. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  107. break;
  108. case 6:
  109. regval |= LPAIF_I2SCTL_SPKMODE_6CH;
  110. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  111. break;
  112. case 8:
  113. regval |= LPAIF_I2SCTL_SPKMODE_8CH;
  114. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  115. break;
  116. default:
  117. dev_err(dai->dev, "invalid channels given: %u\n",
  118. channels);
  119. return -EINVAL;
  120. }
  121. } else {
  122. switch (channels) {
  123. case 1:
  124. regval |= LPAIF_I2SCTL_MICMODE_SD0;
  125. regval |= LPAIF_I2SCTL_MICMONO_MONO;
  126. break;
  127. case 2:
  128. regval |= LPAIF_I2SCTL_MICMODE_SD0;
  129. regval |= LPAIF_I2SCTL_MICMONO_STEREO;
  130. break;
  131. case 4:
  132. regval |= LPAIF_I2SCTL_MICMODE_QUAD01;
  133. regval |= LPAIF_I2SCTL_MICMONO_STEREO;
  134. break;
  135. case 6:
  136. regval |= LPAIF_I2SCTL_MICMODE_6CH;
  137. regval |= LPAIF_I2SCTL_MICMONO_STEREO;
  138. break;
  139. case 8:
  140. regval |= LPAIF_I2SCTL_MICMODE_8CH;
  141. regval |= LPAIF_I2SCTL_MICMONO_STEREO;
  142. break;
  143. default:
  144. dev_err(dai->dev, "invalid channels given: %u\n",
  145. channels);
  146. return -EINVAL;
  147. }
  148. }
  149. ret = regmap_write(drvdata->lpaif_map,
  150. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
  151. regval);
  152. if (ret) {
  153. dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
  154. return ret;
  155. }
  156. ret = clk_set_rate(drvdata->mi2s_bit_clk[dai->driver->id],
  157. rate * bitwidth * 2);
  158. if (ret) {
  159. dev_err(dai->dev, "error setting mi2s bitclk to %u: %d\n",
  160. rate * bitwidth * 2, ret);
  161. return ret;
  162. }
  163. return 0;
  164. }
  165. static int lpass_cpu_daiops_prepare(struct snd_pcm_substream *substream,
  166. struct snd_soc_dai *dai)
  167. {
  168. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  169. int ret;
  170. unsigned int val, mask;
  171. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  172. val = LPAIF_I2SCTL_SPKEN_ENABLE;
  173. mask = LPAIF_I2SCTL_SPKEN_MASK;
  174. } else {
  175. val = LPAIF_I2SCTL_MICEN_ENABLE;
  176. mask = LPAIF_I2SCTL_MICEN_MASK;
  177. }
  178. ret = regmap_update_bits(drvdata->lpaif_map,
  179. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
  180. mask, val);
  181. if (ret)
  182. dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
  183. return ret;
  184. }
  185. static int lpass_cpu_daiops_trigger(struct snd_pcm_substream *substream,
  186. int cmd, struct snd_soc_dai *dai)
  187. {
  188. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  189. int ret = -EINVAL;
  190. unsigned int val, mask;
  191. switch (cmd) {
  192. case SNDRV_PCM_TRIGGER_START:
  193. case SNDRV_PCM_TRIGGER_RESUME:
  194. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  195. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  196. val = LPAIF_I2SCTL_SPKEN_ENABLE;
  197. mask = LPAIF_I2SCTL_SPKEN_MASK;
  198. } else {
  199. val = LPAIF_I2SCTL_MICEN_ENABLE;
  200. mask = LPAIF_I2SCTL_MICEN_MASK;
  201. }
  202. ret = regmap_update_bits(drvdata->lpaif_map,
  203. LPAIF_I2SCTL_REG(drvdata->variant,
  204. dai->driver->id),
  205. mask, val);
  206. if (ret)
  207. dev_err(dai->dev, "error writing to i2sctl reg: %d\n",
  208. ret);
  209. break;
  210. case SNDRV_PCM_TRIGGER_STOP:
  211. case SNDRV_PCM_TRIGGER_SUSPEND:
  212. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  213. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  214. val = LPAIF_I2SCTL_SPKEN_DISABLE;
  215. mask = LPAIF_I2SCTL_SPKEN_MASK;
  216. } else {
  217. val = LPAIF_I2SCTL_MICEN_DISABLE;
  218. mask = LPAIF_I2SCTL_MICEN_MASK;
  219. }
  220. ret = regmap_update_bits(drvdata->lpaif_map,
  221. LPAIF_I2SCTL_REG(drvdata->variant,
  222. dai->driver->id),
  223. mask, val);
  224. if (ret)
  225. dev_err(dai->dev, "error writing to i2sctl reg: %d\n",
  226. ret);
  227. break;
  228. }
  229. return ret;
  230. }
  231. const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops = {
  232. .set_sysclk = lpass_cpu_daiops_set_sysclk,
  233. .startup = lpass_cpu_daiops_startup,
  234. .shutdown = lpass_cpu_daiops_shutdown,
  235. .hw_params = lpass_cpu_daiops_hw_params,
  236. .prepare = lpass_cpu_daiops_prepare,
  237. .trigger = lpass_cpu_daiops_trigger,
  238. };
  239. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_dai_ops);
  240. int asoc_qcom_lpass_cpu_dai_probe(struct snd_soc_dai *dai)
  241. {
  242. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  243. int ret;
  244. /* ensure audio hardware is disabled */
  245. ret = regmap_write(drvdata->lpaif_map,
  246. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id), 0);
  247. if (ret)
  248. dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
  249. return ret;
  250. }
  251. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_dai_probe);
  252. static const struct snd_soc_component_driver lpass_cpu_comp_driver = {
  253. .name = "lpass-cpu",
  254. };
  255. static bool lpass_cpu_regmap_writeable(struct device *dev, unsigned int reg)
  256. {
  257. struct lpass_data *drvdata = dev_get_drvdata(dev);
  258. struct lpass_variant *v = drvdata->variant;
  259. int i;
  260. for (i = 0; i < v->i2s_ports; ++i)
  261. if (reg == LPAIF_I2SCTL_REG(v, i))
  262. return true;
  263. for (i = 0; i < v->irq_ports; ++i) {
  264. if (reg == LPAIF_IRQEN_REG(v, i))
  265. return true;
  266. if (reg == LPAIF_IRQCLEAR_REG(v, i))
  267. return true;
  268. }
  269. for (i = 0; i < v->rdma_channels; ++i) {
  270. if (reg == LPAIF_RDMACTL_REG(v, i))
  271. return true;
  272. if (reg == LPAIF_RDMABASE_REG(v, i))
  273. return true;
  274. if (reg == LPAIF_RDMABUFF_REG(v, i))
  275. return true;
  276. if (reg == LPAIF_RDMAPER_REG(v, i))
  277. return true;
  278. }
  279. for (i = 0; i < v->wrdma_channels; ++i) {
  280. if (reg == LPAIF_WRDMACTL_REG(v, i + v->wrdma_channel_start))
  281. return true;
  282. if (reg == LPAIF_WRDMABASE_REG(v, i + v->wrdma_channel_start))
  283. return true;
  284. if (reg == LPAIF_WRDMABUFF_REG(v, i + v->wrdma_channel_start))
  285. return true;
  286. if (reg == LPAIF_WRDMAPER_REG(v, i + v->wrdma_channel_start))
  287. return true;
  288. }
  289. return false;
  290. }
  291. static bool lpass_cpu_regmap_readable(struct device *dev, unsigned int reg)
  292. {
  293. struct lpass_data *drvdata = dev_get_drvdata(dev);
  294. struct lpass_variant *v = drvdata->variant;
  295. int i;
  296. for (i = 0; i < v->i2s_ports; ++i)
  297. if (reg == LPAIF_I2SCTL_REG(v, i))
  298. return true;
  299. for (i = 0; i < v->irq_ports; ++i) {
  300. if (reg == LPAIF_IRQEN_REG(v, i))
  301. return true;
  302. if (reg == LPAIF_IRQSTAT_REG(v, i))
  303. return true;
  304. }
  305. for (i = 0; i < v->rdma_channels; ++i) {
  306. if (reg == LPAIF_RDMACTL_REG(v, i))
  307. return true;
  308. if (reg == LPAIF_RDMABASE_REG(v, i))
  309. return true;
  310. if (reg == LPAIF_RDMABUFF_REG(v, i))
  311. return true;
  312. if (reg == LPAIF_RDMACURR_REG(v, i))
  313. return true;
  314. if (reg == LPAIF_RDMAPER_REG(v, i))
  315. return true;
  316. }
  317. for (i = 0; i < v->wrdma_channels; ++i) {
  318. if (reg == LPAIF_WRDMACTL_REG(v, i + v->wrdma_channel_start))
  319. return true;
  320. if (reg == LPAIF_WRDMABASE_REG(v, i + v->wrdma_channel_start))
  321. return true;
  322. if (reg == LPAIF_WRDMABUFF_REG(v, i + v->wrdma_channel_start))
  323. return true;
  324. if (reg == LPAIF_WRDMACURR_REG(v, i + v->wrdma_channel_start))
  325. return true;
  326. if (reg == LPAIF_WRDMAPER_REG(v, i + v->wrdma_channel_start))
  327. return true;
  328. }
  329. return false;
  330. }
  331. static bool lpass_cpu_regmap_volatile(struct device *dev, unsigned int reg)
  332. {
  333. struct lpass_data *drvdata = dev_get_drvdata(dev);
  334. struct lpass_variant *v = drvdata->variant;
  335. int i;
  336. for (i = 0; i < v->irq_ports; ++i)
  337. if (reg == LPAIF_IRQSTAT_REG(v, i))
  338. return true;
  339. for (i = 0; i < v->rdma_channels; ++i)
  340. if (reg == LPAIF_RDMACURR_REG(v, i))
  341. return true;
  342. for (i = 0; i < v->wrdma_channels; ++i)
  343. if (reg == LPAIF_WRDMACURR_REG(v, i + v->wrdma_channel_start))
  344. return true;
  345. return false;
  346. }
  347. static struct regmap_config lpass_cpu_regmap_config = {
  348. .reg_bits = 32,
  349. .reg_stride = 4,
  350. .val_bits = 32,
  351. .writeable_reg = lpass_cpu_regmap_writeable,
  352. .readable_reg = lpass_cpu_regmap_readable,
  353. .volatile_reg = lpass_cpu_regmap_volatile,
  354. .cache_type = REGCACHE_FLAT,
  355. };
  356. int asoc_qcom_lpass_cpu_platform_probe(struct platform_device *pdev)
  357. {
  358. struct lpass_data *drvdata;
  359. struct device_node *dsp_of_node;
  360. struct resource *res;
  361. struct lpass_variant *variant;
  362. struct device *dev = &pdev->dev;
  363. const struct of_device_id *match;
  364. int ret, i, dai_id;
  365. dsp_of_node = of_parse_phandle(pdev->dev.of_node, "qcom,adsp", 0);
  366. if (dsp_of_node) {
  367. dev_err(&pdev->dev, "DSP exists and holds audio resources\n");
  368. return -EBUSY;
  369. }
  370. drvdata = devm_kzalloc(&pdev->dev, sizeof(struct lpass_data),
  371. GFP_KERNEL);
  372. if (!drvdata)
  373. return -ENOMEM;
  374. platform_set_drvdata(pdev, drvdata);
  375. match = of_match_device(dev->driver->of_match_table, dev);
  376. if (!match || !match->data)
  377. return -EINVAL;
  378. drvdata->variant = (struct lpass_variant *)match->data;
  379. variant = drvdata->variant;
  380. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lpass-lpaif");
  381. drvdata->lpaif = devm_ioremap_resource(&pdev->dev, res);
  382. if (IS_ERR((void const __force *)drvdata->lpaif)) {
  383. dev_err(&pdev->dev, "error mapping reg resource: %ld\n",
  384. PTR_ERR((void const __force *)drvdata->lpaif));
  385. return PTR_ERR((void const __force *)drvdata->lpaif);
  386. }
  387. lpass_cpu_regmap_config.max_register = LPAIF_WRDMAPER_REG(variant,
  388. variant->wrdma_channels +
  389. variant->wrdma_channel_start);
  390. drvdata->lpaif_map = devm_regmap_init_mmio(&pdev->dev, drvdata->lpaif,
  391. &lpass_cpu_regmap_config);
  392. if (IS_ERR(drvdata->lpaif_map)) {
  393. dev_err(&pdev->dev, "error initializing regmap: %ld\n",
  394. PTR_ERR(drvdata->lpaif_map));
  395. return PTR_ERR(drvdata->lpaif_map);
  396. }
  397. if (variant->init)
  398. variant->init(pdev);
  399. for (i = 0; i < variant->num_dai; i++) {
  400. dai_id = variant->dai_driver[i].id;
  401. drvdata->mi2s_osr_clk[dai_id] = devm_clk_get(&pdev->dev,
  402. variant->dai_osr_clk_names[i]);
  403. if (IS_ERR(drvdata->mi2s_osr_clk[dai_id])) {
  404. dev_warn(&pdev->dev,
  405. "%s() error getting optional %s: %ld\n",
  406. __func__,
  407. variant->dai_osr_clk_names[i],
  408. PTR_ERR(drvdata->mi2s_osr_clk[dai_id]));
  409. drvdata->mi2s_osr_clk[dai_id] = NULL;
  410. }
  411. drvdata->mi2s_bit_clk[dai_id] = devm_clk_get(&pdev->dev,
  412. variant->dai_bit_clk_names[i]);
  413. if (IS_ERR(drvdata->mi2s_bit_clk[dai_id])) {
  414. dev_err(&pdev->dev,
  415. "error getting %s: %ld\n",
  416. variant->dai_bit_clk_names[i],
  417. PTR_ERR(drvdata->mi2s_bit_clk[dai_id]));
  418. return PTR_ERR(drvdata->mi2s_bit_clk[dai_id]);
  419. }
  420. }
  421. drvdata->ahbix_clk = devm_clk_get(&pdev->dev, "ahbix-clk");
  422. if (IS_ERR(drvdata->ahbix_clk)) {
  423. dev_err(&pdev->dev, "error getting ahbix-clk: %ld\n",
  424. PTR_ERR(drvdata->ahbix_clk));
  425. return PTR_ERR(drvdata->ahbix_clk);
  426. }
  427. ret = clk_set_rate(drvdata->ahbix_clk, LPASS_AHBIX_CLOCK_FREQUENCY);
  428. if (ret) {
  429. dev_err(&pdev->dev, "error setting rate on ahbix_clk: %d\n",
  430. ret);
  431. return ret;
  432. }
  433. dev_dbg(&pdev->dev, "set ahbix_clk rate to %lu\n",
  434. clk_get_rate(drvdata->ahbix_clk));
  435. ret = clk_prepare_enable(drvdata->ahbix_clk);
  436. if (ret) {
  437. dev_err(&pdev->dev, "error enabling ahbix_clk: %d\n", ret);
  438. return ret;
  439. }
  440. ret = devm_snd_soc_register_component(&pdev->dev,
  441. &lpass_cpu_comp_driver,
  442. variant->dai_driver,
  443. variant->num_dai);
  444. if (ret) {
  445. dev_err(&pdev->dev, "error registering cpu driver: %d\n", ret);
  446. goto err_clk;
  447. }
  448. ret = asoc_qcom_lpass_platform_register(pdev);
  449. if (ret) {
  450. dev_err(&pdev->dev, "error registering platform driver: %d\n",
  451. ret);
  452. goto err_clk;
  453. }
  454. return 0;
  455. err_clk:
  456. clk_disable_unprepare(drvdata->ahbix_clk);
  457. return ret;
  458. }
  459. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_platform_probe);
  460. int asoc_qcom_lpass_cpu_platform_remove(struct platform_device *pdev)
  461. {
  462. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  463. if (drvdata->variant->exit)
  464. drvdata->variant->exit(pdev);
  465. clk_disable_unprepare(drvdata->ahbix_clk);
  466. return 0;
  467. }
  468. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_platform_remove);
  469. MODULE_DESCRIPTION("QTi LPASS CPU Driver");
  470. MODULE_LICENSE("GPL v2");