stm32_i2s.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945
  1. /*
  2. * STM32 ALSA SoC Digital Audio Interface (I2S) driver.
  3. *
  4. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  5. * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
  6. *
  7. * License terms: GPL V2.0.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more
  16. * details.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/delay.h>
  20. #include <linux/module.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset.h>
  25. #include <linux/spinlock.h>
  26. #include <sound/dmaengine_pcm.h>
  27. #include <sound/pcm_params.h>
  28. #define STM32_I2S_CR1_REG 0x0
  29. #define STM32_I2S_CFG1_REG 0x08
  30. #define STM32_I2S_CFG2_REG 0x0C
  31. #define STM32_I2S_IER_REG 0x10
  32. #define STM32_I2S_SR_REG 0x14
  33. #define STM32_I2S_IFCR_REG 0x18
  34. #define STM32_I2S_TXDR_REG 0X20
  35. #define STM32_I2S_RXDR_REG 0x30
  36. #define STM32_I2S_CGFR_REG 0X50
  37. /* Bit definition for SPI2S_CR1 register */
  38. #define I2S_CR1_SPE BIT(0)
  39. #define I2S_CR1_CSTART BIT(9)
  40. #define I2S_CR1_CSUSP BIT(10)
  41. #define I2S_CR1_HDDIR BIT(11)
  42. #define I2S_CR1_SSI BIT(12)
  43. #define I2S_CR1_CRC33_17 BIT(13)
  44. #define I2S_CR1_RCRCI BIT(14)
  45. #define I2S_CR1_TCRCI BIT(15)
  46. /* Bit definition for SPI_CFG2 register */
  47. #define I2S_CFG2_IOSWP_SHIFT 15
  48. #define I2S_CFG2_IOSWP BIT(I2S_CFG2_IOSWP_SHIFT)
  49. #define I2S_CFG2_LSBFRST BIT(23)
  50. #define I2S_CFG2_AFCNTR BIT(31)
  51. /* Bit definition for SPI_CFG1 register */
  52. #define I2S_CFG1_FTHVL_SHIFT 5
  53. #define I2S_CFG1_FTHVL_MASK GENMASK(8, I2S_CFG1_FTHVL_SHIFT)
  54. #define I2S_CFG1_FTHVL_SET(x) ((x) << I2S_CFG1_FTHVL_SHIFT)
  55. #define I2S_CFG1_TXDMAEN BIT(15)
  56. #define I2S_CFG1_RXDMAEN BIT(14)
  57. /* Bit definition for SPI2S_IER register */
  58. #define I2S_IER_RXPIE BIT(0)
  59. #define I2S_IER_TXPIE BIT(1)
  60. #define I2S_IER_DPXPIE BIT(2)
  61. #define I2S_IER_EOTIE BIT(3)
  62. #define I2S_IER_TXTFIE BIT(4)
  63. #define I2S_IER_UDRIE BIT(5)
  64. #define I2S_IER_OVRIE BIT(6)
  65. #define I2S_IER_CRCEIE BIT(7)
  66. #define I2S_IER_TIFREIE BIT(8)
  67. #define I2S_IER_MODFIE BIT(9)
  68. #define I2S_IER_TSERFIE BIT(10)
  69. /* Bit definition for SPI2S_SR register */
  70. #define I2S_SR_RXP BIT(0)
  71. #define I2S_SR_TXP BIT(1)
  72. #define I2S_SR_DPXP BIT(2)
  73. #define I2S_SR_EOT BIT(3)
  74. #define I2S_SR_TXTF BIT(4)
  75. #define I2S_SR_UDR BIT(5)
  76. #define I2S_SR_OVR BIT(6)
  77. #define I2S_SR_CRCERR BIT(7)
  78. #define I2S_SR_TIFRE BIT(8)
  79. #define I2S_SR_MODF BIT(9)
  80. #define I2S_SR_TSERF BIT(10)
  81. #define I2S_SR_SUSP BIT(11)
  82. #define I2S_SR_TXC BIT(12)
  83. #define I2S_SR_RXPLVL GENMASK(14, 13)
  84. #define I2S_SR_RXWNE BIT(15)
  85. #define I2S_SR_MASK GENMASK(15, 0)
  86. /* Bit definition for SPI_IFCR register */
  87. #define I2S_IFCR_EOTC BIT(3)
  88. #define I2S_IFCR_TXTFC BIT(4)
  89. #define I2S_IFCR_UDRC BIT(5)
  90. #define I2S_IFCR_OVRC BIT(6)
  91. #define I2S_IFCR_CRCEC BIT(7)
  92. #define I2S_IFCR_TIFREC BIT(8)
  93. #define I2S_IFCR_MODFC BIT(9)
  94. #define I2S_IFCR_TSERFC BIT(10)
  95. #define I2S_IFCR_SUSPC BIT(11)
  96. #define I2S_IFCR_MASK GENMASK(11, 3)
  97. /* Bit definition for SPI_I2SCGFR register */
  98. #define I2S_CGFR_I2SMOD BIT(0)
  99. #define I2S_CGFR_I2SCFG_SHIFT 1
  100. #define I2S_CGFR_I2SCFG_MASK GENMASK(3, I2S_CGFR_I2SCFG_SHIFT)
  101. #define I2S_CGFR_I2SCFG_SET(x) ((x) << I2S_CGFR_I2SCFG_SHIFT)
  102. #define I2S_CGFR_I2SSTD_SHIFT 4
  103. #define I2S_CGFR_I2SSTD_MASK GENMASK(5, I2S_CGFR_I2SSTD_SHIFT)
  104. #define I2S_CGFR_I2SSTD_SET(x) ((x) << I2S_CGFR_I2SSTD_SHIFT)
  105. #define I2S_CGFR_PCMSYNC BIT(7)
  106. #define I2S_CGFR_DATLEN_SHIFT 8
  107. #define I2S_CGFR_DATLEN_MASK GENMASK(9, I2S_CGFR_DATLEN_SHIFT)
  108. #define I2S_CGFR_DATLEN_SET(x) ((x) << I2S_CGFR_DATLEN_SHIFT)
  109. #define I2S_CGFR_CHLEN_SHIFT 10
  110. #define I2S_CGFR_CHLEN BIT(I2S_CGFR_CHLEN_SHIFT)
  111. #define I2S_CGFR_CKPOL BIT(11)
  112. #define I2S_CGFR_FIXCH BIT(12)
  113. #define I2S_CGFR_WSINV BIT(13)
  114. #define I2S_CGFR_DATFMT BIT(14)
  115. #define I2S_CGFR_I2SDIV_SHIFT 16
  116. #define I2S_CGFR_I2SDIV_BIT_H 23
  117. #define I2S_CGFR_I2SDIV_MASK GENMASK(I2S_CGFR_I2SDIV_BIT_H,\
  118. I2S_CGFR_I2SDIV_SHIFT)
  119. #define I2S_CGFR_I2SDIV_SET(x) ((x) << I2S_CGFR_I2SDIV_SHIFT)
  120. #define I2S_CGFR_I2SDIV_MAX ((1 << (I2S_CGFR_I2SDIV_BIT_H -\
  121. I2S_CGFR_I2SDIV_SHIFT)) - 1)
  122. #define I2S_CGFR_ODD_SHIFT 24
  123. #define I2S_CGFR_ODD BIT(I2S_CGFR_ODD_SHIFT)
  124. #define I2S_CGFR_MCKOE BIT(25)
  125. enum i2s_master_mode {
  126. I2S_MS_NOT_SET,
  127. I2S_MS_MASTER,
  128. I2S_MS_SLAVE,
  129. };
  130. enum i2s_mode {
  131. I2S_I2SMOD_TX_SLAVE,
  132. I2S_I2SMOD_RX_SLAVE,
  133. I2S_I2SMOD_TX_MASTER,
  134. I2S_I2SMOD_RX_MASTER,
  135. I2S_I2SMOD_FD_SLAVE,
  136. I2S_I2SMOD_FD_MASTER,
  137. };
  138. enum i2s_fifo_th {
  139. I2S_FIFO_TH_NONE,
  140. I2S_FIFO_TH_ONE_QUARTER,
  141. I2S_FIFO_TH_HALF,
  142. I2S_FIFO_TH_THREE_QUARTER,
  143. I2S_FIFO_TH_FULL,
  144. };
  145. enum i2s_std {
  146. I2S_STD_I2S,
  147. I2S_STD_LEFT_J,
  148. I2S_STD_RIGHT_J,
  149. I2S_STD_DSP,
  150. };
  151. enum i2s_datlen {
  152. I2S_I2SMOD_DATLEN_16,
  153. I2S_I2SMOD_DATLEN_24,
  154. I2S_I2SMOD_DATLEN_32,
  155. };
  156. #define STM32_I2S_DAI_NAME_SIZE 20
  157. #define STM32_I2S_FIFO_SIZE 16
  158. #define STM32_I2S_IS_MASTER(x) ((x)->ms_flg == I2S_MS_MASTER)
  159. #define STM32_I2S_IS_SLAVE(x) ((x)->ms_flg == I2S_MS_SLAVE)
  160. /**
  161. * @regmap_conf: I2S register map configuration pointer
  162. * @egmap: I2S register map pointer
  163. * @pdev: device data pointer
  164. * @dai_drv: DAI driver pointer
  165. * @dma_data_tx: dma configuration data for tx channel
  166. * @dma_data_rx: dma configuration data for tx channel
  167. * @substream: PCM substream data pointer
  168. * @i2sclk: kernel clock feeding the I2S clock generator
  169. * @pclk: peripheral clock driving bus interface
  170. * @x8kclk: I2S parent clock for sampling frequencies multiple of 8kHz
  171. * @x11kclk: I2S parent clock for sampling frequencies multiple of 11kHz
  172. * @base: mmio register base virtual address
  173. * @phys_addr: I2S registers physical base address
  174. * @lock_fd: lock to manage race conditions in full duplex mode
  175. * @dais_name: DAI name
  176. * @mclk_rate: master clock frequency (Hz)
  177. * @fmt: DAI protocol
  178. * @refcount: keep count of opened streams on I2S
  179. * @ms_flg: master mode flag.
  180. */
  181. struct stm32_i2s_data {
  182. const struct regmap_config *regmap_conf;
  183. struct regmap *regmap;
  184. struct platform_device *pdev;
  185. struct snd_soc_dai_driver *dai_drv;
  186. struct snd_dmaengine_dai_dma_data dma_data_tx;
  187. struct snd_dmaengine_dai_dma_data dma_data_rx;
  188. struct snd_pcm_substream *substream;
  189. struct clk *i2sclk;
  190. struct clk *pclk;
  191. struct clk *x8kclk;
  192. struct clk *x11kclk;
  193. void __iomem *base;
  194. dma_addr_t phys_addr;
  195. spinlock_t lock_fd; /* Manage race conditions for full duplex */
  196. char dais_name[STM32_I2S_DAI_NAME_SIZE];
  197. unsigned int mclk_rate;
  198. unsigned int fmt;
  199. int refcount;
  200. int ms_flg;
  201. };
  202. static irqreturn_t stm32_i2s_isr(int irq, void *devid)
  203. {
  204. struct stm32_i2s_data *i2s = (struct stm32_i2s_data *)devid;
  205. struct platform_device *pdev = i2s->pdev;
  206. u32 sr, ier;
  207. unsigned long flags;
  208. int err = 0;
  209. regmap_read(i2s->regmap, STM32_I2S_SR_REG, &sr);
  210. regmap_read(i2s->regmap, STM32_I2S_IER_REG, &ier);
  211. flags = sr & ier;
  212. if (!flags) {
  213. dev_dbg(&pdev->dev, "Spurious IRQ sr=0x%08x, ier=0x%08x\n",
  214. sr, ier);
  215. return IRQ_NONE;
  216. }
  217. regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
  218. I2S_IFCR_MASK, flags);
  219. if (flags & I2S_SR_OVR) {
  220. dev_dbg(&pdev->dev, "Overrun\n");
  221. err = 1;
  222. }
  223. if (flags & I2S_SR_UDR) {
  224. dev_dbg(&pdev->dev, "Underrun\n");
  225. err = 1;
  226. }
  227. if (flags & I2S_SR_TIFRE)
  228. dev_dbg(&pdev->dev, "Frame error\n");
  229. if (err)
  230. snd_pcm_stop_xrun(i2s->substream);
  231. return IRQ_HANDLED;
  232. }
  233. static bool stm32_i2s_readable_reg(struct device *dev, unsigned int reg)
  234. {
  235. switch (reg) {
  236. case STM32_I2S_CR1_REG:
  237. case STM32_I2S_CFG1_REG:
  238. case STM32_I2S_CFG2_REG:
  239. case STM32_I2S_IER_REG:
  240. case STM32_I2S_SR_REG:
  241. case STM32_I2S_TXDR_REG:
  242. case STM32_I2S_RXDR_REG:
  243. case STM32_I2S_CGFR_REG:
  244. return true;
  245. default:
  246. return false;
  247. }
  248. }
  249. static bool stm32_i2s_volatile_reg(struct device *dev, unsigned int reg)
  250. {
  251. switch (reg) {
  252. case STM32_I2S_TXDR_REG:
  253. case STM32_I2S_RXDR_REG:
  254. return true;
  255. default:
  256. return false;
  257. }
  258. }
  259. static bool stm32_i2s_writeable_reg(struct device *dev, unsigned int reg)
  260. {
  261. switch (reg) {
  262. case STM32_I2S_CR1_REG:
  263. case STM32_I2S_CFG1_REG:
  264. case STM32_I2S_CFG2_REG:
  265. case STM32_I2S_IER_REG:
  266. case STM32_I2S_IFCR_REG:
  267. case STM32_I2S_TXDR_REG:
  268. case STM32_I2S_CGFR_REG:
  269. return true;
  270. default:
  271. return false;
  272. }
  273. }
  274. static int stm32_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
  275. {
  276. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  277. u32 cgfr;
  278. u32 cgfr_mask = I2S_CGFR_I2SSTD_MASK | I2S_CGFR_CKPOL |
  279. I2S_CGFR_WSINV | I2S_CGFR_I2SCFG_MASK;
  280. dev_dbg(cpu_dai->dev, "fmt %x\n", fmt);
  281. /*
  282. * winv = 0 : default behavior (high/low) for all standards
  283. * ckpol = 0 for all standards.
  284. */
  285. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  286. case SND_SOC_DAIFMT_I2S:
  287. cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_I2S);
  288. break;
  289. case SND_SOC_DAIFMT_MSB:
  290. cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_LEFT_J);
  291. break;
  292. case SND_SOC_DAIFMT_LSB:
  293. cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_RIGHT_J);
  294. break;
  295. case SND_SOC_DAIFMT_DSP_A:
  296. cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_DSP);
  297. break;
  298. /* DSP_B not mapped on I2S PCM long format. 1 bit offset does not fit */
  299. default:
  300. dev_err(cpu_dai->dev, "Unsupported protocol %#x\n",
  301. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  302. return -EINVAL;
  303. }
  304. /* DAI clock strobing */
  305. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  306. case SND_SOC_DAIFMT_NB_NF:
  307. break;
  308. case SND_SOC_DAIFMT_IB_NF:
  309. cgfr |= I2S_CGFR_CKPOL;
  310. break;
  311. case SND_SOC_DAIFMT_NB_IF:
  312. cgfr |= I2S_CGFR_WSINV;
  313. break;
  314. case SND_SOC_DAIFMT_IB_IF:
  315. cgfr |= I2S_CGFR_CKPOL;
  316. cgfr |= I2S_CGFR_WSINV;
  317. break;
  318. default:
  319. dev_err(cpu_dai->dev, "Unsupported strobing %#x\n",
  320. fmt & SND_SOC_DAIFMT_INV_MASK);
  321. return -EINVAL;
  322. }
  323. /* DAI clock master masks */
  324. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  325. case SND_SOC_DAIFMT_CBM_CFM:
  326. i2s->ms_flg = I2S_MS_SLAVE;
  327. break;
  328. case SND_SOC_DAIFMT_CBS_CFS:
  329. i2s->ms_flg = I2S_MS_MASTER;
  330. break;
  331. default:
  332. dev_err(cpu_dai->dev, "Unsupported mode %#x\n",
  333. fmt & SND_SOC_DAIFMT_MASTER_MASK);
  334. return -EINVAL;
  335. }
  336. i2s->fmt = fmt;
  337. return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
  338. cgfr_mask, cgfr);
  339. }
  340. static int stm32_i2s_set_sysclk(struct snd_soc_dai *cpu_dai,
  341. int clk_id, unsigned int freq, int dir)
  342. {
  343. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  344. dev_dbg(cpu_dai->dev, "I2S MCLK frequency is %uHz\n", freq);
  345. if ((dir == SND_SOC_CLOCK_OUT) && STM32_I2S_IS_MASTER(i2s)) {
  346. i2s->mclk_rate = freq;
  347. /* Enable master clock if master mode and mclk-fs are set */
  348. return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
  349. I2S_CGFR_MCKOE, I2S_CGFR_MCKOE);
  350. }
  351. return 0;
  352. }
  353. static int stm32_i2s_configure_clock(struct snd_soc_dai *cpu_dai,
  354. struct snd_pcm_hw_params *params)
  355. {
  356. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  357. unsigned long i2s_clock_rate;
  358. unsigned int tmp, div, real_div, nb_bits, frame_len;
  359. unsigned int rate = params_rate(params);
  360. int ret;
  361. u32 cgfr, cgfr_mask;
  362. bool odd;
  363. if (!(rate % 11025))
  364. clk_set_parent(i2s->i2sclk, i2s->x11kclk);
  365. else
  366. clk_set_parent(i2s->i2sclk, i2s->x8kclk);
  367. i2s_clock_rate = clk_get_rate(i2s->i2sclk);
  368. /*
  369. * mckl = mclk_ratio x ws
  370. * i2s mode : mclk_ratio = 256
  371. * dsp mode : mclk_ratio = 128
  372. *
  373. * mclk on
  374. * i2s mode : div = i2s_clk / (mclk_ratio * ws)
  375. * dsp mode : div = i2s_clk / (mclk_ratio * ws)
  376. * mclk off
  377. * i2s mode : div = i2s_clk / (nb_bits x ws)
  378. * dsp mode : div = i2s_clk / (nb_bits x ws)
  379. */
  380. if (i2s->mclk_rate) {
  381. tmp = DIV_ROUND_CLOSEST(i2s_clock_rate, i2s->mclk_rate);
  382. } else {
  383. frame_len = 32;
  384. if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
  385. SND_SOC_DAIFMT_DSP_A)
  386. frame_len = 16;
  387. /* master clock not enabled */
  388. ret = regmap_read(i2s->regmap, STM32_I2S_CGFR_REG, &cgfr);
  389. if (ret < 0)
  390. return ret;
  391. nb_bits = frame_len * ((cgfr & I2S_CGFR_CHLEN) + 1);
  392. tmp = DIV_ROUND_CLOSEST(i2s_clock_rate, (nb_bits * rate));
  393. }
  394. /* Check the parity of the divider */
  395. odd = tmp & 0x1;
  396. /* Compute the div prescaler */
  397. div = tmp >> 1;
  398. cgfr = I2S_CGFR_I2SDIV_SET(div) | (odd << I2S_CGFR_ODD_SHIFT);
  399. cgfr_mask = I2S_CGFR_I2SDIV_MASK | I2S_CGFR_ODD;
  400. real_div = ((2 * div) + odd);
  401. dev_dbg(cpu_dai->dev, "I2S clk: %ld, SCLK: %d\n",
  402. i2s_clock_rate, rate);
  403. dev_dbg(cpu_dai->dev, "Divider: 2*%d(div)+%d(odd) = %d\n",
  404. div, odd, real_div);
  405. if (((div == 1) && odd) || (div > I2S_CGFR_I2SDIV_MAX)) {
  406. dev_err(cpu_dai->dev, "Wrong divider setting\n");
  407. return -EINVAL;
  408. }
  409. if (!div && !odd)
  410. dev_warn(cpu_dai->dev, "real divider forced to 1\n");
  411. ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
  412. cgfr_mask, cgfr);
  413. if (ret < 0)
  414. return ret;
  415. /* Set bitclock and frameclock to their inactive state */
  416. return regmap_update_bits(i2s->regmap, STM32_I2S_CFG2_REG,
  417. I2S_CFG2_AFCNTR, I2S_CFG2_AFCNTR);
  418. }
  419. static int stm32_i2s_configure(struct snd_soc_dai *cpu_dai,
  420. struct snd_pcm_hw_params *params,
  421. struct snd_pcm_substream *substream)
  422. {
  423. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  424. int format = params_width(params);
  425. u32 cfgr, cfgr_mask, cfg1;
  426. unsigned int fthlv;
  427. int ret;
  428. if ((params_channels(params) == 1) &&
  429. ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_DSP_A)) {
  430. dev_err(cpu_dai->dev, "Mono mode supported only by DSP_A\n");
  431. return -EINVAL;
  432. }
  433. switch (format) {
  434. case 16:
  435. cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_16);
  436. cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
  437. break;
  438. case 32:
  439. cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_32) |
  440. I2S_CGFR_CHLEN;
  441. cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
  442. break;
  443. default:
  444. dev_err(cpu_dai->dev, "Unexpected format %d", format);
  445. return -EINVAL;
  446. }
  447. if (STM32_I2S_IS_SLAVE(i2s)) {
  448. cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_SLAVE);
  449. /* As data length is either 16 or 32 bits, fixch always set */
  450. cfgr |= I2S_CGFR_FIXCH;
  451. cfgr_mask |= I2S_CGFR_FIXCH;
  452. } else {
  453. cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_MASTER);
  454. }
  455. cfgr_mask |= I2S_CGFR_I2SCFG_MASK;
  456. ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
  457. cfgr_mask, cfgr);
  458. if (ret < 0)
  459. return ret;
  460. fthlv = STM32_I2S_FIFO_SIZE * I2S_FIFO_TH_ONE_QUARTER / 4;
  461. cfg1 = I2S_CFG1_FTHVL_SET(fthlv - 1);
  462. return regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
  463. I2S_CFG1_FTHVL_MASK, cfg1);
  464. }
  465. static int stm32_i2s_startup(struct snd_pcm_substream *substream,
  466. struct snd_soc_dai *cpu_dai)
  467. {
  468. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  469. i2s->substream = substream;
  470. spin_lock(&i2s->lock_fd);
  471. i2s->refcount++;
  472. spin_unlock(&i2s->lock_fd);
  473. return regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
  474. I2S_IFCR_MASK, I2S_IFCR_MASK);
  475. }
  476. static int stm32_i2s_hw_params(struct snd_pcm_substream *substream,
  477. struct snd_pcm_hw_params *params,
  478. struct snd_soc_dai *cpu_dai)
  479. {
  480. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  481. int ret;
  482. ret = stm32_i2s_configure(cpu_dai, params, substream);
  483. if (ret < 0) {
  484. dev_err(cpu_dai->dev, "Configuration returned error %d\n", ret);
  485. return ret;
  486. }
  487. if (STM32_I2S_IS_MASTER(i2s))
  488. ret = stm32_i2s_configure_clock(cpu_dai, params);
  489. return ret;
  490. }
  491. static int stm32_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  492. struct snd_soc_dai *cpu_dai)
  493. {
  494. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  495. bool playback_flg = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  496. u32 cfg1_mask, ier;
  497. int ret;
  498. switch (cmd) {
  499. case SNDRV_PCM_TRIGGER_START:
  500. case SNDRV_PCM_TRIGGER_RESUME:
  501. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  502. /* Enable i2s */
  503. dev_dbg(cpu_dai->dev, "start I2S\n");
  504. cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
  505. regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
  506. cfg1_mask, cfg1_mask);
  507. ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
  508. I2S_CR1_SPE, I2S_CR1_SPE);
  509. if (ret < 0) {
  510. dev_err(cpu_dai->dev, "Error %d enabling I2S\n", ret);
  511. return ret;
  512. }
  513. ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
  514. I2S_CR1_CSTART, I2S_CR1_CSTART);
  515. if (ret < 0) {
  516. dev_err(cpu_dai->dev, "Error %d starting I2S\n", ret);
  517. return ret;
  518. }
  519. regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
  520. I2S_IFCR_MASK, I2S_IFCR_MASK);
  521. if (playback_flg) {
  522. ier = I2S_IER_UDRIE;
  523. } else {
  524. ier = I2S_IER_OVRIE;
  525. spin_lock(&i2s->lock_fd);
  526. if (i2s->refcount == 1)
  527. /* dummy write to trigger capture */
  528. regmap_write(i2s->regmap,
  529. STM32_I2S_TXDR_REG, 0);
  530. spin_unlock(&i2s->lock_fd);
  531. }
  532. if (STM32_I2S_IS_SLAVE(i2s))
  533. ier |= I2S_IER_TIFREIE;
  534. regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, ier, ier);
  535. break;
  536. case SNDRV_PCM_TRIGGER_STOP:
  537. case SNDRV_PCM_TRIGGER_SUSPEND:
  538. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  539. if (playback_flg)
  540. regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
  541. I2S_IER_UDRIE,
  542. (unsigned int)~I2S_IER_UDRIE);
  543. else
  544. regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
  545. I2S_IER_OVRIE,
  546. (unsigned int)~I2S_IER_OVRIE);
  547. spin_lock(&i2s->lock_fd);
  548. i2s->refcount--;
  549. if (i2s->refcount) {
  550. spin_unlock(&i2s->lock_fd);
  551. break;
  552. }
  553. spin_unlock(&i2s->lock_fd);
  554. dev_dbg(cpu_dai->dev, "stop I2S\n");
  555. ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
  556. I2S_CR1_SPE, 0);
  557. if (ret < 0) {
  558. dev_err(cpu_dai->dev, "Error %d disabling I2S\n", ret);
  559. return ret;
  560. }
  561. cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
  562. regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
  563. cfg1_mask, 0);
  564. break;
  565. default:
  566. return -EINVAL;
  567. }
  568. return 0;
  569. }
  570. static void stm32_i2s_shutdown(struct snd_pcm_substream *substream,
  571. struct snd_soc_dai *cpu_dai)
  572. {
  573. struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  574. i2s->substream = NULL;
  575. regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
  576. I2S_CGFR_MCKOE, (unsigned int)~I2S_CGFR_MCKOE);
  577. }
  578. static int stm32_i2s_dai_probe(struct snd_soc_dai *cpu_dai)
  579. {
  580. struct stm32_i2s_data *i2s = dev_get_drvdata(cpu_dai->dev);
  581. struct snd_dmaengine_dai_dma_data *dma_data_tx = &i2s->dma_data_tx;
  582. struct snd_dmaengine_dai_dma_data *dma_data_rx = &i2s->dma_data_rx;
  583. /* Buswidth will be set by framework */
  584. dma_data_tx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
  585. dma_data_tx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_TXDR_REG;
  586. dma_data_tx->maxburst = 1;
  587. dma_data_rx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
  588. dma_data_rx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_RXDR_REG;
  589. dma_data_rx->maxburst = 1;
  590. snd_soc_dai_init_dma_data(cpu_dai, dma_data_tx, dma_data_rx);
  591. return 0;
  592. }
  593. static const struct regmap_config stm32_h7_i2s_regmap_conf = {
  594. .reg_bits = 32,
  595. .reg_stride = 4,
  596. .val_bits = 32,
  597. .max_register = STM32_I2S_CGFR_REG,
  598. .readable_reg = stm32_i2s_readable_reg,
  599. .volatile_reg = stm32_i2s_volatile_reg,
  600. .writeable_reg = stm32_i2s_writeable_reg,
  601. .fast_io = true,
  602. };
  603. static const struct snd_soc_dai_ops stm32_i2s_pcm_dai_ops = {
  604. .set_sysclk = stm32_i2s_set_sysclk,
  605. .set_fmt = stm32_i2s_set_dai_fmt,
  606. .startup = stm32_i2s_startup,
  607. .hw_params = stm32_i2s_hw_params,
  608. .trigger = stm32_i2s_trigger,
  609. .shutdown = stm32_i2s_shutdown,
  610. };
  611. static const struct snd_pcm_hardware stm32_i2s_pcm_hw = {
  612. .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
  613. .buffer_bytes_max = 8 * PAGE_SIZE,
  614. .period_bytes_max = 2048,
  615. .periods_min = 2,
  616. .periods_max = 8,
  617. };
  618. static const struct snd_dmaengine_pcm_config stm32_i2s_pcm_config = {
  619. .pcm_hardware = &stm32_i2s_pcm_hw,
  620. .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
  621. .prealloc_buffer_size = PAGE_SIZE * 8,
  622. };
  623. static const struct snd_soc_component_driver stm32_i2s_component = {
  624. .name = "stm32-i2s",
  625. };
  626. static void stm32_i2s_dai_init(struct snd_soc_pcm_stream *stream,
  627. char *stream_name)
  628. {
  629. stream->stream_name = stream_name;
  630. stream->channels_min = 1;
  631. stream->channels_max = 2;
  632. stream->rates = SNDRV_PCM_RATE_8000_192000;
  633. stream->formats = SNDRV_PCM_FMTBIT_S16_LE |
  634. SNDRV_PCM_FMTBIT_S32_LE;
  635. }
  636. static int stm32_i2s_dais_init(struct platform_device *pdev,
  637. struct stm32_i2s_data *i2s)
  638. {
  639. struct snd_soc_dai_driver *dai_ptr;
  640. dai_ptr = devm_kzalloc(&pdev->dev, sizeof(struct snd_soc_dai_driver),
  641. GFP_KERNEL);
  642. if (!dai_ptr)
  643. return -ENOMEM;
  644. snprintf(i2s->dais_name, STM32_I2S_DAI_NAME_SIZE,
  645. "%s", dev_name(&pdev->dev));
  646. dai_ptr->probe = stm32_i2s_dai_probe;
  647. dai_ptr->ops = &stm32_i2s_pcm_dai_ops;
  648. dai_ptr->name = i2s->dais_name;
  649. dai_ptr->id = 1;
  650. stm32_i2s_dai_init(&dai_ptr->playback, "playback");
  651. stm32_i2s_dai_init(&dai_ptr->capture, "capture");
  652. i2s->dai_drv = dai_ptr;
  653. return 0;
  654. }
  655. static const struct of_device_id stm32_i2s_ids[] = {
  656. {
  657. .compatible = "st,stm32h7-i2s",
  658. .data = &stm32_h7_i2s_regmap_conf
  659. },
  660. {},
  661. };
  662. static int stm32_i2s_parse_dt(struct platform_device *pdev,
  663. struct stm32_i2s_data *i2s)
  664. {
  665. struct device_node *np = pdev->dev.of_node;
  666. const struct of_device_id *of_id;
  667. struct reset_control *rst;
  668. struct resource *res;
  669. int irq, ret;
  670. if (!np)
  671. return -ENODEV;
  672. of_id = of_match_device(stm32_i2s_ids, &pdev->dev);
  673. if (of_id)
  674. i2s->regmap_conf = (const struct regmap_config *)of_id->data;
  675. else
  676. return -EINVAL;
  677. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  678. i2s->base = devm_ioremap_resource(&pdev->dev, res);
  679. if (IS_ERR(i2s->base))
  680. return PTR_ERR(i2s->base);
  681. i2s->phys_addr = res->start;
  682. /* Get clocks */
  683. i2s->pclk = devm_clk_get(&pdev->dev, "pclk");
  684. if (IS_ERR(i2s->pclk)) {
  685. dev_err(&pdev->dev, "Could not get pclk\n");
  686. return PTR_ERR(i2s->pclk);
  687. }
  688. i2s->i2sclk = devm_clk_get(&pdev->dev, "i2sclk");
  689. if (IS_ERR(i2s->i2sclk)) {
  690. dev_err(&pdev->dev, "Could not get i2sclk\n");
  691. return PTR_ERR(i2s->i2sclk);
  692. }
  693. i2s->x8kclk = devm_clk_get(&pdev->dev, "x8k");
  694. if (IS_ERR(i2s->x8kclk)) {
  695. dev_err(&pdev->dev, "missing x8k parent clock\n");
  696. return PTR_ERR(i2s->x8kclk);
  697. }
  698. i2s->x11kclk = devm_clk_get(&pdev->dev, "x11k");
  699. if (IS_ERR(i2s->x11kclk)) {
  700. dev_err(&pdev->dev, "missing x11k parent clock\n");
  701. return PTR_ERR(i2s->x11kclk);
  702. }
  703. /* Get irqs */
  704. irq = platform_get_irq(pdev, 0);
  705. if (irq < 0) {
  706. dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
  707. return -ENOENT;
  708. }
  709. ret = devm_request_irq(&pdev->dev, irq, stm32_i2s_isr, IRQF_ONESHOT,
  710. dev_name(&pdev->dev), i2s);
  711. if (ret) {
  712. dev_err(&pdev->dev, "irq request returned %d\n", ret);
  713. return ret;
  714. }
  715. /* Reset */
  716. rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  717. if (!IS_ERR(rst)) {
  718. reset_control_assert(rst);
  719. udelay(2);
  720. reset_control_deassert(rst);
  721. }
  722. return 0;
  723. }
  724. static int stm32_i2s_probe(struct platform_device *pdev)
  725. {
  726. struct stm32_i2s_data *i2s;
  727. int ret;
  728. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  729. if (!i2s)
  730. return -ENOMEM;
  731. ret = stm32_i2s_parse_dt(pdev, i2s);
  732. if (ret)
  733. return ret;
  734. i2s->pdev = pdev;
  735. i2s->ms_flg = I2S_MS_NOT_SET;
  736. spin_lock_init(&i2s->lock_fd);
  737. platform_set_drvdata(pdev, i2s);
  738. ret = stm32_i2s_dais_init(pdev, i2s);
  739. if (ret)
  740. return ret;
  741. i2s->regmap = devm_regmap_init_mmio(&pdev->dev, i2s->base,
  742. i2s->regmap_conf);
  743. if (IS_ERR(i2s->regmap)) {
  744. dev_err(&pdev->dev, "regmap init failed\n");
  745. return PTR_ERR(i2s->regmap);
  746. }
  747. ret = clk_prepare_enable(i2s->pclk);
  748. if (ret) {
  749. dev_err(&pdev->dev, "Enable pclk failed: %d\n", ret);
  750. return ret;
  751. }
  752. ret = clk_prepare_enable(i2s->i2sclk);
  753. if (ret) {
  754. dev_err(&pdev->dev, "Enable i2sclk failed: %d\n", ret);
  755. goto err_pclk_disable;
  756. }
  757. ret = devm_snd_soc_register_component(&pdev->dev, &stm32_i2s_component,
  758. i2s->dai_drv, 1);
  759. if (ret)
  760. goto err_clocks_disable;
  761. ret = devm_snd_dmaengine_pcm_register(&pdev->dev,
  762. &stm32_i2s_pcm_config, 0);
  763. if (ret)
  764. goto err_clocks_disable;
  765. /* Set SPI/I2S in i2s mode */
  766. ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
  767. I2S_CGFR_I2SMOD, I2S_CGFR_I2SMOD);
  768. if (ret)
  769. goto err_clocks_disable;
  770. return ret;
  771. err_clocks_disable:
  772. clk_disable_unprepare(i2s->i2sclk);
  773. err_pclk_disable:
  774. clk_disable_unprepare(i2s->pclk);
  775. return ret;
  776. }
  777. static int stm32_i2s_remove(struct platform_device *pdev)
  778. {
  779. struct stm32_i2s_data *i2s = platform_get_drvdata(pdev);
  780. clk_disable_unprepare(i2s->i2sclk);
  781. clk_disable_unprepare(i2s->pclk);
  782. return 0;
  783. }
  784. MODULE_DEVICE_TABLE(of, stm32_i2s_ids);
  785. static struct platform_driver stm32_i2s_driver = {
  786. .driver = {
  787. .name = "st,stm32-i2s",
  788. .of_match_table = stm32_i2s_ids,
  789. },
  790. .probe = stm32_i2s_probe,
  791. .remove = stm32_i2s_remove,
  792. };
  793. module_platform_driver(stm32_i2s_driver);
  794. MODULE_DESCRIPTION("STM32 Soc i2s Interface");
  795. MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
  796. MODULE_ALIAS("platform:stm32-i2s");
  797. MODULE_LICENSE("GPL v2");