stm32_spdifrx.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * STM32 ALSA SoC Digital Audio Interface (SPDIF-rx) driver.
  3. *
  4. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  5. * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
  6. *
  7. * License terms: GPL V2.0.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more
  16. * details.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/completion.h>
  20. #include <linux/delay.h>
  21. #include <linux/module.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset.h>
  25. #include <sound/dmaengine_pcm.h>
  26. #include <sound/pcm_params.h>
  27. /* SPDIF-rx Register Map */
  28. #define STM32_SPDIFRX_CR 0x00
  29. #define STM32_SPDIFRX_IMR 0x04
  30. #define STM32_SPDIFRX_SR 0x08
  31. #define STM32_SPDIFRX_IFCR 0x0C
  32. #define STM32_SPDIFRX_DR 0x10
  33. #define STM32_SPDIFRX_CSR 0x14
  34. #define STM32_SPDIFRX_DIR 0x18
  35. /* Bit definition for SPDIF_CR register */
  36. #define SPDIFRX_CR_SPDIFEN_SHIFT 0
  37. #define SPDIFRX_CR_SPDIFEN_MASK GENMASK(1, SPDIFRX_CR_SPDIFEN_SHIFT)
  38. #define SPDIFRX_CR_SPDIFENSET(x) ((x) << SPDIFRX_CR_SPDIFEN_SHIFT)
  39. #define SPDIFRX_CR_RXDMAEN BIT(2)
  40. #define SPDIFRX_CR_RXSTEO BIT(3)
  41. #define SPDIFRX_CR_DRFMT_SHIFT 4
  42. #define SPDIFRX_CR_DRFMT_MASK GENMASK(5, SPDIFRX_CR_DRFMT_SHIFT)
  43. #define SPDIFRX_CR_DRFMTSET(x) ((x) << SPDIFRX_CR_DRFMT_SHIFT)
  44. #define SPDIFRX_CR_PMSK BIT(6)
  45. #define SPDIFRX_CR_VMSK BIT(7)
  46. #define SPDIFRX_CR_CUMSK BIT(8)
  47. #define SPDIFRX_CR_PTMSK BIT(9)
  48. #define SPDIFRX_CR_CBDMAEN BIT(10)
  49. #define SPDIFRX_CR_CHSEL_SHIFT 11
  50. #define SPDIFRX_CR_CHSEL BIT(SPDIFRX_CR_CHSEL_SHIFT)
  51. #define SPDIFRX_CR_NBTR_SHIFT 12
  52. #define SPDIFRX_CR_NBTR_MASK GENMASK(13, SPDIFRX_CR_NBTR_SHIFT)
  53. #define SPDIFRX_CR_NBTRSET(x) ((x) << SPDIFRX_CR_NBTR_SHIFT)
  54. #define SPDIFRX_CR_WFA BIT(14)
  55. #define SPDIFRX_CR_INSEL_SHIFT 16
  56. #define SPDIFRX_CR_INSEL_MASK GENMASK(18, PDIFRX_CR_INSEL_SHIFT)
  57. #define SPDIFRX_CR_INSELSET(x) ((x) << SPDIFRX_CR_INSEL_SHIFT)
  58. #define SPDIFRX_CR_CKSEN_SHIFT 20
  59. #define SPDIFRX_CR_CKSEN BIT(20)
  60. #define SPDIFRX_CR_CKSBKPEN BIT(21)
  61. /* Bit definition for SPDIFRX_IMR register */
  62. #define SPDIFRX_IMR_RXNEI BIT(0)
  63. #define SPDIFRX_IMR_CSRNEIE BIT(1)
  64. #define SPDIFRX_IMR_PERRIE BIT(2)
  65. #define SPDIFRX_IMR_OVRIE BIT(3)
  66. #define SPDIFRX_IMR_SBLKIE BIT(4)
  67. #define SPDIFRX_IMR_SYNCDIE BIT(5)
  68. #define SPDIFRX_IMR_IFEIE BIT(6)
  69. #define SPDIFRX_XIMR_MASK GENMASK(6, 0)
  70. /* Bit definition for SPDIFRX_SR register */
  71. #define SPDIFRX_SR_RXNE BIT(0)
  72. #define SPDIFRX_SR_CSRNE BIT(1)
  73. #define SPDIFRX_SR_PERR BIT(2)
  74. #define SPDIFRX_SR_OVR BIT(3)
  75. #define SPDIFRX_SR_SBD BIT(4)
  76. #define SPDIFRX_SR_SYNCD BIT(5)
  77. #define SPDIFRX_SR_FERR BIT(6)
  78. #define SPDIFRX_SR_SERR BIT(7)
  79. #define SPDIFRX_SR_TERR BIT(8)
  80. #define SPDIFRX_SR_WIDTH5_SHIFT 16
  81. #define SPDIFRX_SR_WIDTH5_MASK GENMASK(30, PDIFRX_SR_WIDTH5_SHIFT)
  82. #define SPDIFRX_SR_WIDTH5SET(x) ((x) << SPDIFRX_SR_WIDTH5_SHIFT)
  83. /* Bit definition for SPDIFRX_IFCR register */
  84. #define SPDIFRX_IFCR_PERRCF BIT(2)
  85. #define SPDIFRX_IFCR_OVRCF BIT(3)
  86. #define SPDIFRX_IFCR_SBDCF BIT(4)
  87. #define SPDIFRX_IFCR_SYNCDCF BIT(5)
  88. #define SPDIFRX_XIFCR_MASK GENMASK(5, 2)
  89. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b00) */
  90. #define SPDIFRX_DR0_DR_SHIFT 0
  91. #define SPDIFRX_DR0_DR_MASK GENMASK(23, SPDIFRX_DR0_DR_SHIFT)
  92. #define SPDIFRX_DR0_DRSET(x) ((x) << SPDIFRX_DR0_DR_SHIFT)
  93. #define SPDIFRX_DR0_PE BIT(24)
  94. #define SPDIFRX_DR0_V BIT(25)
  95. #define SPDIFRX_DR0_U BIT(26)
  96. #define SPDIFRX_DR0_C BIT(27)
  97. #define SPDIFRX_DR0_PT_SHIFT 28
  98. #define SPDIFRX_DR0_PT_MASK GENMASK(29, SPDIFRX_DR0_PT_SHIFT)
  99. #define SPDIFRX_DR0_PTSET(x) ((x) << SPDIFRX_DR0_PT_SHIFT)
  100. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b01) */
  101. #define SPDIFRX_DR1_PE BIT(0)
  102. #define SPDIFRX_DR1_V BIT(1)
  103. #define SPDIFRX_DR1_U BIT(2)
  104. #define SPDIFRX_DR1_C BIT(3)
  105. #define SPDIFRX_DR1_PT_SHIFT 4
  106. #define SPDIFRX_DR1_PT_MASK GENMASK(5, SPDIFRX_DR1_PT_SHIFT)
  107. #define SPDIFRX_DR1_PTSET(x) ((x) << SPDIFRX_DR1_PT_SHIFT)
  108. #define SPDIFRX_DR1_DR_SHIFT 8
  109. #define SPDIFRX_DR1_DR_MASK GENMASK(31, SPDIFRX_DR1_DR_SHIFT)
  110. #define SPDIFRX_DR1_DRSET(x) ((x) << SPDIFRX_DR1_DR_SHIFT)
  111. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b10) */
  112. #define SPDIFRX_DR1_DRNL1_SHIFT 0
  113. #define SPDIFRX_DR1_DRNL1_MASK GENMASK(15, SPDIFRX_DR1_DRNL1_SHIFT)
  114. #define SPDIFRX_DR1_DRNL1SET(x) ((x) << SPDIFRX_DR1_DRNL1_SHIFT)
  115. #define SPDIFRX_DR1_DRNL2_SHIFT 16
  116. #define SPDIFRX_DR1_DRNL2_MASK GENMASK(31, SPDIFRX_DR1_DRNL2_SHIFT)
  117. #define SPDIFRX_DR1_DRNL2SET(x) ((x) << SPDIFRX_DR1_DRNL2_SHIFT)
  118. /* Bit definition for SPDIFRX_CSR register */
  119. #define SPDIFRX_CSR_USR_SHIFT 0
  120. #define SPDIFRX_CSR_USR_MASK GENMASK(15, SPDIFRX_CSR_USR_SHIFT)
  121. #define SPDIFRX_CSR_USRGET(x) (((x) & SPDIFRX_CSR_USR_MASK)\
  122. >> SPDIFRX_CSR_USR_SHIFT)
  123. #define SPDIFRX_CSR_CS_SHIFT 16
  124. #define SPDIFRX_CSR_CS_MASK GENMASK(23, SPDIFRX_CSR_CS_SHIFT)
  125. #define SPDIFRX_CSR_CSGET(x) (((x) & SPDIFRX_CSR_CS_MASK)\
  126. >> SPDIFRX_CSR_CS_SHIFT)
  127. #define SPDIFRX_CSR_SOB BIT(24)
  128. /* Bit definition for SPDIFRX_DIR register */
  129. #define SPDIFRX_DIR_THI_SHIFT 0
  130. #define SPDIFRX_DIR_THI_MASK GENMASK(12, SPDIFRX_DIR_THI_SHIFT)
  131. #define SPDIFRX_DIR_THI_SET(x) ((x) << SPDIFRX_DIR_THI_SHIFT)
  132. #define SPDIFRX_DIR_TLO_SHIFT 16
  133. #define SPDIFRX_DIR_TLO_MASK GENMASK(28, SPDIFRX_DIR_TLO_SHIFT)
  134. #define SPDIFRX_DIR_TLO_SET(x) ((x) << SPDIFRX_DIR_TLO_SHIFT)
  135. #define SPDIFRX_SPDIFEN_DISABLE 0x0
  136. #define SPDIFRX_SPDIFEN_SYNC 0x1
  137. #define SPDIFRX_SPDIFEN_ENABLE 0x3
  138. #define SPDIFRX_IN1 0x1
  139. #define SPDIFRX_IN2 0x2
  140. #define SPDIFRX_IN3 0x3
  141. #define SPDIFRX_IN4 0x4
  142. #define SPDIFRX_IN5 0x5
  143. #define SPDIFRX_IN6 0x6
  144. #define SPDIFRX_IN7 0x7
  145. #define SPDIFRX_IN8 0x8
  146. #define SPDIFRX_NBTR_NONE 0x0
  147. #define SPDIFRX_NBTR_3 0x1
  148. #define SPDIFRX_NBTR_15 0x2
  149. #define SPDIFRX_NBTR_63 0x3
  150. #define SPDIFRX_DRFMT_RIGHT 0x0
  151. #define SPDIFRX_DRFMT_LEFT 0x1
  152. #define SPDIFRX_DRFMT_PACKED 0x2
  153. /* 192 CS bits in S/PDIF frame. i.e 24 CS bytes */
  154. #define SPDIFRX_CS_BYTES_NB 24
  155. #define SPDIFRX_UB_BYTES_NB 48
  156. /*
  157. * CSR register is retrieved as a 32 bits word
  158. * It contains 1 channel status byte and 2 user data bytes
  159. * 2 S/PDIF frames are acquired to get all CS/UB bits
  160. */
  161. #define SPDIFRX_CSR_BUF_LENGTH (SPDIFRX_CS_BYTES_NB * 4 * 2)
  162. /**
  163. * struct stm32_spdifrx_data - private data of SPDIFRX
  164. * @pdev: device data pointer
  165. * @base: mmio register base virtual address
  166. * @regmap: SPDIFRX register map pointer
  167. * @regmap_conf: SPDIFRX register map configuration pointer
  168. * @cs_completion: channel status retrieving completion
  169. * @kclk: kernel clock feeding the SPDIFRX clock generator
  170. * @dma_params: dma configuration data for rx channel
  171. * @substream: PCM substream data pointer
  172. * @dmab: dma buffer info pointer
  173. * @ctrl_chan: dma channel for S/PDIF control bits
  174. * @desc:dma async transaction descriptor
  175. * @slave_config: dma slave channel runtime config pointer
  176. * @phys_addr: SPDIFRX registers physical base address
  177. * @lock: synchronization enabling lock
  178. * @irq_lock: prevent race condition with IRQ on stream state
  179. * @cs: channel status buffer
  180. * @ub: user data buffer
  181. * @irq: SPDIFRX interrupt line
  182. * @refcount: keep count of opened DMA channels
  183. */
  184. struct stm32_spdifrx_data {
  185. struct platform_device *pdev;
  186. void __iomem *base;
  187. struct regmap *regmap;
  188. const struct regmap_config *regmap_conf;
  189. struct completion cs_completion;
  190. struct clk *kclk;
  191. struct snd_dmaengine_dai_dma_data dma_params;
  192. struct snd_pcm_substream *substream;
  193. struct snd_dma_buffer *dmab;
  194. struct dma_chan *ctrl_chan;
  195. struct dma_async_tx_descriptor *desc;
  196. struct dma_slave_config slave_config;
  197. dma_addr_t phys_addr;
  198. spinlock_t lock; /* Sync enabling lock */
  199. spinlock_t irq_lock; /* Prevent race condition on stream state */
  200. unsigned char cs[SPDIFRX_CS_BYTES_NB];
  201. unsigned char ub[SPDIFRX_UB_BYTES_NB];
  202. int irq;
  203. int refcount;
  204. };
  205. static void stm32_spdifrx_dma_complete(void *data)
  206. {
  207. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)data;
  208. struct platform_device *pdev = spdifrx->pdev;
  209. u32 *p_start = (u32 *)spdifrx->dmab->area;
  210. u32 *p_end = p_start + (2 * SPDIFRX_CS_BYTES_NB) - 1;
  211. u32 *ptr = p_start;
  212. u16 *ub_ptr = (short *)spdifrx->ub;
  213. int i = 0;
  214. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  215. SPDIFRX_CR_CBDMAEN,
  216. (unsigned int)~SPDIFRX_CR_CBDMAEN);
  217. if (!spdifrx->dmab->area)
  218. return;
  219. while (ptr <= p_end) {
  220. if (*ptr & SPDIFRX_CSR_SOB)
  221. break;
  222. ptr++;
  223. }
  224. if (ptr > p_end) {
  225. dev_err(&pdev->dev, "Start of S/PDIF block not found\n");
  226. return;
  227. }
  228. while (i < SPDIFRX_CS_BYTES_NB) {
  229. spdifrx->cs[i] = (unsigned char)SPDIFRX_CSR_CSGET(*ptr);
  230. *ub_ptr++ = SPDIFRX_CSR_USRGET(*ptr++);
  231. if (ptr > p_end) {
  232. dev_err(&pdev->dev, "Failed to get channel status\n");
  233. return;
  234. }
  235. i++;
  236. }
  237. complete(&spdifrx->cs_completion);
  238. }
  239. static int stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data *spdifrx)
  240. {
  241. dma_cookie_t cookie;
  242. int err;
  243. spdifrx->desc = dmaengine_prep_slave_single(spdifrx->ctrl_chan,
  244. spdifrx->dmab->addr,
  245. SPDIFRX_CSR_BUF_LENGTH,
  246. DMA_DEV_TO_MEM,
  247. DMA_CTRL_ACK);
  248. if (!spdifrx->desc)
  249. return -EINVAL;
  250. spdifrx->desc->callback = stm32_spdifrx_dma_complete;
  251. spdifrx->desc->callback_param = spdifrx;
  252. cookie = dmaengine_submit(spdifrx->desc);
  253. err = dma_submit_error(cookie);
  254. if (err)
  255. return -EINVAL;
  256. dma_async_issue_pending(spdifrx->ctrl_chan);
  257. return 0;
  258. }
  259. static void stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data *spdifrx)
  260. {
  261. dmaengine_terminate_async(spdifrx->ctrl_chan);
  262. }
  263. static int stm32_spdifrx_start_sync(struct stm32_spdifrx_data *spdifrx)
  264. {
  265. int cr, cr_mask, imr, ret;
  266. unsigned long flags;
  267. /* Enable IRQs */
  268. imr = SPDIFRX_IMR_IFEIE | SPDIFRX_IMR_SYNCDIE | SPDIFRX_IMR_PERRIE;
  269. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, imr, imr);
  270. if (ret)
  271. return ret;
  272. spin_lock_irqsave(&spdifrx->lock, flags);
  273. spdifrx->refcount++;
  274. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
  275. if (!(cr & SPDIFRX_CR_SPDIFEN_MASK)) {
  276. /*
  277. * Start sync if SPDIFRX is still in idle state.
  278. * SPDIFRX reception enabled when sync done
  279. */
  280. dev_dbg(&spdifrx->pdev->dev, "start synchronization\n");
  281. /*
  282. * SPDIFRX configuration:
  283. * Wait for activity before starting sync process. This avoid
  284. * to issue sync errors when spdif signal is missing on input.
  285. * Preamble, CS, user, validity and parity error bits not copied
  286. * to DR register.
  287. */
  288. cr = SPDIFRX_CR_WFA | SPDIFRX_CR_PMSK | SPDIFRX_CR_VMSK |
  289. SPDIFRX_CR_CUMSK | SPDIFRX_CR_PTMSK | SPDIFRX_CR_RXSTEO;
  290. cr_mask = cr;
  291. cr |= SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
  292. cr_mask |= SPDIFRX_CR_SPDIFEN_MASK;
  293. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  294. cr_mask, cr);
  295. if (ret < 0)
  296. dev_err(&spdifrx->pdev->dev,
  297. "Failed to start synchronization\n");
  298. }
  299. spin_unlock_irqrestore(&spdifrx->lock, flags);
  300. return ret;
  301. }
  302. static void stm32_spdifrx_stop(struct stm32_spdifrx_data *spdifrx)
  303. {
  304. int cr, cr_mask, reg;
  305. unsigned long flags;
  306. spin_lock_irqsave(&spdifrx->lock, flags);
  307. if (--spdifrx->refcount) {
  308. spin_unlock_irqrestore(&spdifrx->lock, flags);
  309. return;
  310. }
  311. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  312. cr_mask = SPDIFRX_CR_SPDIFEN_MASK | SPDIFRX_CR_RXDMAEN;
  313. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, cr_mask, cr);
  314. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  315. SPDIFRX_XIMR_MASK, 0);
  316. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  317. SPDIFRX_XIFCR_MASK, SPDIFRX_XIFCR_MASK);
  318. /* dummy read to clear CSRNE and RXNE in status register */
  319. regmap_read(spdifrx->regmap, STM32_SPDIFRX_DR, &reg);
  320. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CSR, &reg);
  321. spin_unlock_irqrestore(&spdifrx->lock, flags);
  322. }
  323. static int stm32_spdifrx_dma_ctrl_register(struct device *dev,
  324. struct stm32_spdifrx_data *spdifrx)
  325. {
  326. int ret;
  327. spdifrx->ctrl_chan = dma_request_chan(dev, "rx-ctrl");
  328. if (IS_ERR(spdifrx->ctrl_chan)) {
  329. dev_err(dev, "dma_request_slave_channel failed\n");
  330. return PTR_ERR(spdifrx->ctrl_chan);
  331. }
  332. spdifrx->dmab = devm_kzalloc(dev, sizeof(struct snd_dma_buffer),
  333. GFP_KERNEL);
  334. if (!spdifrx->dmab)
  335. return -ENOMEM;
  336. spdifrx->dmab->dev.type = SNDRV_DMA_TYPE_DEV_IRAM;
  337. spdifrx->dmab->dev.dev = dev;
  338. ret = snd_dma_alloc_pages(spdifrx->dmab->dev.type, dev,
  339. SPDIFRX_CSR_BUF_LENGTH, spdifrx->dmab);
  340. if (ret < 0) {
  341. dev_err(dev, "snd_dma_alloc_pages returned error %d\n", ret);
  342. return ret;
  343. }
  344. spdifrx->slave_config.direction = DMA_DEV_TO_MEM;
  345. spdifrx->slave_config.src_addr = (dma_addr_t)(spdifrx->phys_addr +
  346. STM32_SPDIFRX_CSR);
  347. spdifrx->slave_config.dst_addr = spdifrx->dmab->addr;
  348. spdifrx->slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  349. spdifrx->slave_config.src_maxburst = 1;
  350. ret = dmaengine_slave_config(spdifrx->ctrl_chan,
  351. &spdifrx->slave_config);
  352. if (ret < 0) {
  353. dev_err(dev, "dmaengine_slave_config returned error %d\n", ret);
  354. spdifrx->ctrl_chan = NULL;
  355. }
  356. return ret;
  357. };
  358. static const char * const spdifrx_enum_input[] = {
  359. "in0", "in1", "in2", "in3"
  360. };
  361. /* By default CS bits are retrieved from channel A */
  362. static const char * const spdifrx_enum_cs_channel[] = {
  363. "A", "B"
  364. };
  365. static SOC_ENUM_SINGLE_DECL(ctrl_enum_input,
  366. STM32_SPDIFRX_CR, SPDIFRX_CR_INSEL_SHIFT,
  367. spdifrx_enum_input);
  368. static SOC_ENUM_SINGLE_DECL(ctrl_enum_cs_channel,
  369. STM32_SPDIFRX_CR, SPDIFRX_CR_CHSEL_SHIFT,
  370. spdifrx_enum_cs_channel);
  371. static int stm32_spdifrx_info(struct snd_kcontrol *kcontrol,
  372. struct snd_ctl_elem_info *uinfo)
  373. {
  374. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  375. uinfo->count = 1;
  376. return 0;
  377. }
  378. static int stm32_spdifrx_ub_info(struct snd_kcontrol *kcontrol,
  379. struct snd_ctl_elem_info *uinfo)
  380. {
  381. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  382. uinfo->count = 1;
  383. return 0;
  384. }
  385. static int stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data *spdifrx)
  386. {
  387. int ret = 0;
  388. memset(spdifrx->cs, 0, SPDIFRX_CS_BYTES_NB);
  389. memset(spdifrx->ub, 0, SPDIFRX_UB_BYTES_NB);
  390. ret = stm32_spdifrx_dma_ctrl_start(spdifrx);
  391. if (ret < 0)
  392. return ret;
  393. ret = clk_prepare_enable(spdifrx->kclk);
  394. if (ret) {
  395. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  396. return ret;
  397. }
  398. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  399. SPDIFRX_CR_CBDMAEN, SPDIFRX_CR_CBDMAEN);
  400. if (ret < 0)
  401. goto end;
  402. ret = stm32_spdifrx_start_sync(spdifrx);
  403. if (ret < 0)
  404. goto end;
  405. if (wait_for_completion_interruptible_timeout(&spdifrx->cs_completion,
  406. msecs_to_jiffies(100))
  407. <= 0) {
  408. dev_err(&spdifrx->pdev->dev, "Failed to get control data\n");
  409. ret = -EAGAIN;
  410. }
  411. stm32_spdifrx_stop(spdifrx);
  412. stm32_spdifrx_dma_ctrl_stop(spdifrx);
  413. end:
  414. clk_disable_unprepare(spdifrx->kclk);
  415. return ret;
  416. }
  417. static int stm32_spdifrx_capture_get(struct snd_kcontrol *kcontrol,
  418. struct snd_ctl_elem_value *ucontrol)
  419. {
  420. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  421. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  422. stm32_spdifrx_get_ctrl_data(spdifrx);
  423. ucontrol->value.iec958.status[0] = spdifrx->cs[0];
  424. ucontrol->value.iec958.status[1] = spdifrx->cs[1];
  425. ucontrol->value.iec958.status[2] = spdifrx->cs[2];
  426. ucontrol->value.iec958.status[3] = spdifrx->cs[3];
  427. ucontrol->value.iec958.status[4] = spdifrx->cs[4];
  428. return 0;
  429. }
  430. static int stm32_spdif_user_bits_get(struct snd_kcontrol *kcontrol,
  431. struct snd_ctl_elem_value *ucontrol)
  432. {
  433. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  434. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  435. stm32_spdifrx_get_ctrl_data(spdifrx);
  436. ucontrol->value.iec958.status[0] = spdifrx->ub[0];
  437. ucontrol->value.iec958.status[1] = spdifrx->ub[1];
  438. ucontrol->value.iec958.status[2] = spdifrx->ub[2];
  439. ucontrol->value.iec958.status[3] = spdifrx->ub[3];
  440. ucontrol->value.iec958.status[4] = spdifrx->ub[4];
  441. return 0;
  442. }
  443. static struct snd_kcontrol_new stm32_spdifrx_iec_ctrls[] = {
  444. /* Channel status control */
  445. {
  446. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  447. .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
  448. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  449. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  450. .info = stm32_spdifrx_info,
  451. .get = stm32_spdifrx_capture_get,
  452. },
  453. /* User bits control */
  454. {
  455. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  456. .name = "IEC958 User Bit Capture Default",
  457. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  458. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  459. .info = stm32_spdifrx_ub_info,
  460. .get = stm32_spdif_user_bits_get,
  461. },
  462. };
  463. static struct snd_kcontrol_new stm32_spdifrx_ctrls[] = {
  464. SOC_ENUM("SPDIFRX input", ctrl_enum_input),
  465. SOC_ENUM("SPDIFRX CS channel", ctrl_enum_cs_channel),
  466. };
  467. static int stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai *cpu_dai)
  468. {
  469. int ret;
  470. ret = snd_soc_add_dai_controls(cpu_dai, stm32_spdifrx_iec_ctrls,
  471. ARRAY_SIZE(stm32_spdifrx_iec_ctrls));
  472. if (ret < 0)
  473. return ret;
  474. return snd_soc_add_component_controls(cpu_dai->component,
  475. stm32_spdifrx_ctrls,
  476. ARRAY_SIZE(stm32_spdifrx_ctrls));
  477. }
  478. static int stm32_spdifrx_dai_probe(struct snd_soc_dai *cpu_dai)
  479. {
  480. struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(cpu_dai->dev);
  481. spdifrx->dma_params.addr = (dma_addr_t)(spdifrx->phys_addr +
  482. STM32_SPDIFRX_DR);
  483. spdifrx->dma_params.maxburst = 1;
  484. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  485. return stm32_spdifrx_dai_register_ctrls(cpu_dai);
  486. }
  487. static bool stm32_spdifrx_readable_reg(struct device *dev, unsigned int reg)
  488. {
  489. switch (reg) {
  490. case STM32_SPDIFRX_CR:
  491. case STM32_SPDIFRX_IMR:
  492. case STM32_SPDIFRX_SR:
  493. case STM32_SPDIFRX_IFCR:
  494. case STM32_SPDIFRX_DR:
  495. case STM32_SPDIFRX_CSR:
  496. case STM32_SPDIFRX_DIR:
  497. return true;
  498. default:
  499. return false;
  500. }
  501. }
  502. static bool stm32_spdifrx_volatile_reg(struct device *dev, unsigned int reg)
  503. {
  504. if (reg == STM32_SPDIFRX_DR)
  505. return true;
  506. return false;
  507. }
  508. static bool stm32_spdifrx_writeable_reg(struct device *dev, unsigned int reg)
  509. {
  510. switch (reg) {
  511. case STM32_SPDIFRX_CR:
  512. case STM32_SPDIFRX_IMR:
  513. case STM32_SPDIFRX_IFCR:
  514. return true;
  515. default:
  516. return false;
  517. }
  518. }
  519. static const struct regmap_config stm32_h7_spdifrx_regmap_conf = {
  520. .reg_bits = 32,
  521. .reg_stride = 4,
  522. .val_bits = 32,
  523. .max_register = STM32_SPDIFRX_DIR,
  524. .readable_reg = stm32_spdifrx_readable_reg,
  525. .volatile_reg = stm32_spdifrx_volatile_reg,
  526. .writeable_reg = stm32_spdifrx_writeable_reg,
  527. .fast_io = true,
  528. };
  529. static irqreturn_t stm32_spdifrx_isr(int irq, void *devid)
  530. {
  531. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)devid;
  532. struct platform_device *pdev = spdifrx->pdev;
  533. unsigned int cr, mask, sr, imr;
  534. unsigned int flags;
  535. int err = 0, err_xrun = 0;
  536. regmap_read(spdifrx->regmap, STM32_SPDIFRX_SR, &sr);
  537. regmap_read(spdifrx->regmap, STM32_SPDIFRX_IMR, &imr);
  538. mask = imr & SPDIFRX_XIMR_MASK;
  539. /* SERR, TERR, FERR IRQs are generated if IFEIE is set */
  540. if (mask & SPDIFRX_IMR_IFEIE)
  541. mask |= (SPDIFRX_IMR_IFEIE << 1) | (SPDIFRX_IMR_IFEIE << 2);
  542. flags = sr & mask;
  543. if (!flags) {
  544. dev_err(&pdev->dev, "Unexpected IRQ. rflags=%#x, imr=%#x\n",
  545. sr, imr);
  546. return IRQ_NONE;
  547. }
  548. /* Clear IRQs */
  549. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  550. SPDIFRX_XIFCR_MASK, flags);
  551. if (flags & SPDIFRX_SR_PERR) {
  552. dev_dbg(&pdev->dev, "Parity error\n");
  553. err_xrun = 1;
  554. }
  555. if (flags & SPDIFRX_SR_OVR) {
  556. dev_dbg(&pdev->dev, "Overrun error\n");
  557. err_xrun = 1;
  558. }
  559. if (flags & SPDIFRX_SR_SBD)
  560. dev_dbg(&pdev->dev, "Synchronization block detected\n");
  561. if (flags & SPDIFRX_SR_SYNCD) {
  562. dev_dbg(&pdev->dev, "Synchronization done\n");
  563. /* Enable spdifrx */
  564. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_ENABLE);
  565. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  566. SPDIFRX_CR_SPDIFEN_MASK, cr);
  567. }
  568. if (flags & SPDIFRX_SR_FERR) {
  569. dev_dbg(&pdev->dev, "Frame error\n");
  570. err = 1;
  571. }
  572. if (flags & SPDIFRX_SR_SERR) {
  573. dev_dbg(&pdev->dev, "Synchronization error\n");
  574. err = 1;
  575. }
  576. if (flags & SPDIFRX_SR_TERR) {
  577. dev_dbg(&pdev->dev, "Timeout error\n");
  578. err = 1;
  579. }
  580. if (err) {
  581. /* SPDIFRX in STATE_STOP. Disable SPDIFRX to clear errors */
  582. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  583. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  584. SPDIFRX_CR_SPDIFEN_MASK, cr);
  585. spin_lock(&spdifrx->irq_lock);
  586. if (spdifrx->substream)
  587. snd_pcm_stop(spdifrx->substream,
  588. SNDRV_PCM_STATE_DISCONNECTED);
  589. spin_unlock(&spdifrx->irq_lock);
  590. return IRQ_HANDLED;
  591. }
  592. spin_lock(&spdifrx->irq_lock);
  593. if (err_xrun && spdifrx->substream)
  594. snd_pcm_stop_xrun(spdifrx->substream);
  595. spin_unlock(&spdifrx->irq_lock);
  596. return IRQ_HANDLED;
  597. }
  598. static int stm32_spdifrx_startup(struct snd_pcm_substream *substream,
  599. struct snd_soc_dai *cpu_dai)
  600. {
  601. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  602. unsigned long flags;
  603. int ret;
  604. spin_lock_irqsave(&spdifrx->irq_lock, flags);
  605. spdifrx->substream = substream;
  606. spin_unlock_irqrestore(&spdifrx->irq_lock, flags);
  607. ret = clk_prepare_enable(spdifrx->kclk);
  608. if (ret)
  609. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  610. return ret;
  611. }
  612. static int stm32_spdifrx_hw_params(struct snd_pcm_substream *substream,
  613. struct snd_pcm_hw_params *params,
  614. struct snd_soc_dai *cpu_dai)
  615. {
  616. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  617. int data_size = params_width(params);
  618. int fmt;
  619. switch (data_size) {
  620. case 16:
  621. fmt = SPDIFRX_DRFMT_PACKED;
  622. break;
  623. case 32:
  624. fmt = SPDIFRX_DRFMT_LEFT;
  625. break;
  626. default:
  627. dev_err(&spdifrx->pdev->dev, "Unexpected data format\n");
  628. return -EINVAL;
  629. }
  630. /*
  631. * Set buswidth to 4 bytes for all data formats.
  632. * Packed format: transfer 2 x 2 bytes samples
  633. * Left format: transfer 1 x 3 bytes samples + 1 dummy byte
  634. */
  635. spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  636. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  637. return regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  638. SPDIFRX_CR_DRFMT_MASK,
  639. SPDIFRX_CR_DRFMTSET(fmt));
  640. }
  641. static int stm32_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd,
  642. struct snd_soc_dai *cpu_dai)
  643. {
  644. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  645. int ret = 0;
  646. switch (cmd) {
  647. case SNDRV_PCM_TRIGGER_START:
  648. case SNDRV_PCM_TRIGGER_RESUME:
  649. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  650. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  651. SPDIFRX_IMR_OVRIE, SPDIFRX_IMR_OVRIE);
  652. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  653. SPDIFRX_CR_RXDMAEN, SPDIFRX_CR_RXDMAEN);
  654. ret = stm32_spdifrx_start_sync(spdifrx);
  655. break;
  656. case SNDRV_PCM_TRIGGER_SUSPEND:
  657. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  658. case SNDRV_PCM_TRIGGER_STOP:
  659. stm32_spdifrx_stop(spdifrx);
  660. break;
  661. default:
  662. return -EINVAL;
  663. }
  664. return ret;
  665. }
  666. static void stm32_spdifrx_shutdown(struct snd_pcm_substream *substream,
  667. struct snd_soc_dai *cpu_dai)
  668. {
  669. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  670. unsigned long flags;
  671. spin_lock_irqsave(&spdifrx->irq_lock, flags);
  672. spdifrx->substream = NULL;
  673. spin_unlock_irqrestore(&spdifrx->irq_lock, flags);
  674. clk_disable_unprepare(spdifrx->kclk);
  675. }
  676. static const struct snd_soc_dai_ops stm32_spdifrx_pcm_dai_ops = {
  677. .startup = stm32_spdifrx_startup,
  678. .hw_params = stm32_spdifrx_hw_params,
  679. .trigger = stm32_spdifrx_trigger,
  680. .shutdown = stm32_spdifrx_shutdown,
  681. };
  682. static struct snd_soc_dai_driver stm32_spdifrx_dai[] = {
  683. {
  684. .probe = stm32_spdifrx_dai_probe,
  685. .capture = {
  686. .stream_name = "CPU-Capture",
  687. .channels_min = 1,
  688. .channels_max = 2,
  689. .rates = SNDRV_PCM_RATE_8000_192000,
  690. .formats = SNDRV_PCM_FMTBIT_S32_LE |
  691. SNDRV_PCM_FMTBIT_S16_LE,
  692. },
  693. .ops = &stm32_spdifrx_pcm_dai_ops,
  694. }
  695. };
  696. static const struct snd_pcm_hardware stm32_spdifrx_pcm_hw = {
  697. .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
  698. .buffer_bytes_max = 8 * PAGE_SIZE,
  699. .period_bytes_max = 2048, /* MDMA constraint */
  700. .periods_min = 2,
  701. .periods_max = 8,
  702. };
  703. static const struct snd_soc_component_driver stm32_spdifrx_component = {
  704. .name = "stm32-spdifrx",
  705. };
  706. static const struct snd_dmaengine_pcm_config stm32_spdifrx_pcm_config = {
  707. .pcm_hardware = &stm32_spdifrx_pcm_hw,
  708. .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
  709. };
  710. static const struct of_device_id stm32_spdifrx_ids[] = {
  711. {
  712. .compatible = "st,stm32h7-spdifrx",
  713. .data = &stm32_h7_spdifrx_regmap_conf
  714. },
  715. {}
  716. };
  717. static int stm32_spdifrx_parse_of(struct platform_device *pdev,
  718. struct stm32_spdifrx_data *spdifrx)
  719. {
  720. struct device_node *np = pdev->dev.of_node;
  721. const struct of_device_id *of_id;
  722. struct resource *res;
  723. if (!np)
  724. return -ENODEV;
  725. of_id = of_match_device(stm32_spdifrx_ids, &pdev->dev);
  726. if (of_id)
  727. spdifrx->regmap_conf =
  728. (const struct regmap_config *)of_id->data;
  729. else
  730. return -EINVAL;
  731. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  732. spdifrx->base = devm_ioremap_resource(&pdev->dev, res);
  733. if (IS_ERR(spdifrx->base))
  734. return PTR_ERR(spdifrx->base);
  735. spdifrx->phys_addr = res->start;
  736. spdifrx->kclk = devm_clk_get(&pdev->dev, "kclk");
  737. if (IS_ERR(spdifrx->kclk)) {
  738. dev_err(&pdev->dev, "Could not get kclk\n");
  739. return PTR_ERR(spdifrx->kclk);
  740. }
  741. spdifrx->irq = platform_get_irq(pdev, 0);
  742. if (spdifrx->irq < 0) {
  743. dev_err(&pdev->dev, "No irq for node %s\n", pdev->name);
  744. return spdifrx->irq;
  745. }
  746. return 0;
  747. }
  748. static int stm32_spdifrx_probe(struct platform_device *pdev)
  749. {
  750. struct stm32_spdifrx_data *spdifrx;
  751. struct reset_control *rst;
  752. const struct snd_dmaengine_pcm_config *pcm_config = NULL;
  753. int ret;
  754. spdifrx = devm_kzalloc(&pdev->dev, sizeof(*spdifrx), GFP_KERNEL);
  755. if (!spdifrx)
  756. return -ENOMEM;
  757. spdifrx->pdev = pdev;
  758. init_completion(&spdifrx->cs_completion);
  759. spin_lock_init(&spdifrx->lock);
  760. spin_lock_init(&spdifrx->irq_lock);
  761. platform_set_drvdata(pdev, spdifrx);
  762. ret = stm32_spdifrx_parse_of(pdev, spdifrx);
  763. if (ret)
  764. return ret;
  765. spdifrx->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "kclk",
  766. spdifrx->base,
  767. spdifrx->regmap_conf);
  768. if (IS_ERR(spdifrx->regmap)) {
  769. dev_err(&pdev->dev, "Regmap init failed\n");
  770. return PTR_ERR(spdifrx->regmap);
  771. }
  772. ret = devm_request_irq(&pdev->dev, spdifrx->irq, stm32_spdifrx_isr, 0,
  773. dev_name(&pdev->dev), spdifrx);
  774. if (ret) {
  775. dev_err(&pdev->dev, "IRQ request returned %d\n", ret);
  776. return ret;
  777. }
  778. rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  779. if (!IS_ERR(rst)) {
  780. reset_control_assert(rst);
  781. udelay(2);
  782. reset_control_deassert(rst);
  783. }
  784. ret = devm_snd_soc_register_component(&pdev->dev,
  785. &stm32_spdifrx_component,
  786. stm32_spdifrx_dai,
  787. ARRAY_SIZE(stm32_spdifrx_dai));
  788. if (ret)
  789. return ret;
  790. ret = stm32_spdifrx_dma_ctrl_register(&pdev->dev, spdifrx);
  791. if (ret)
  792. goto error;
  793. pcm_config = &stm32_spdifrx_pcm_config;
  794. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, pcm_config, 0);
  795. if (ret) {
  796. dev_err(&pdev->dev, "PCM DMA register returned %d\n", ret);
  797. goto error;
  798. }
  799. return 0;
  800. error:
  801. if (!IS_ERR(spdifrx->ctrl_chan))
  802. dma_release_channel(spdifrx->ctrl_chan);
  803. if (spdifrx->dmab)
  804. snd_dma_free_pages(spdifrx->dmab);
  805. return ret;
  806. }
  807. static int stm32_spdifrx_remove(struct platform_device *pdev)
  808. {
  809. struct stm32_spdifrx_data *spdifrx = platform_get_drvdata(pdev);
  810. if (spdifrx->ctrl_chan)
  811. dma_release_channel(spdifrx->ctrl_chan);
  812. if (spdifrx->dmab)
  813. snd_dma_free_pages(spdifrx->dmab);
  814. return 0;
  815. }
  816. MODULE_DEVICE_TABLE(of, stm32_spdifrx_ids);
  817. static struct platform_driver stm32_spdifrx_driver = {
  818. .driver = {
  819. .name = "st,stm32-spdifrx",
  820. .of_match_table = stm32_spdifrx_ids,
  821. },
  822. .probe = stm32_spdifrx_probe,
  823. .remove = stm32_spdifrx_remove,
  824. };
  825. module_platform_driver(stm32_spdifrx_driver);
  826. MODULE_DESCRIPTION("STM32 Soc spdifrx Interface");
  827. MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
  828. MODULE_ALIAS("platform:stm32-spdifrx");
  829. MODULE_LICENSE("GPL v2");