idt8t49n222a_serdes_clk.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2013 Freescale Semiconductor, Inc.
  4. * Author: Shaveta Leekha <shaveta@freescale.com>
  5. */
  6. #include "idt8t49n222a_serdes_clk.h"
  7. #define DEVICE_ID_REG 0x00
  8. static int check_pll_status(u8 idt_addr)
  9. {
  10. u8 val = 0;
  11. int ret;
  12. ret = i2c_read(idt_addr, 0x17, 1, &val, 1);
  13. if (ret < 0) {
  14. printf("IDT:0x%x could not read status register from device.\n",
  15. idt_addr);
  16. return ret;
  17. }
  18. if (val & 0x04) {
  19. debug("idt8t49n222a PLL is LOCKED: %x\n", val);
  20. } else {
  21. printf("idt8t49n222a PLL is not LOCKED: %x\n", val);
  22. return -1;
  23. }
  24. return 0;
  25. }
  26. int set_serdes_refclk(u8 idt_addr, u8 serdes_num,
  27. enum serdes_refclk refclk1,
  28. enum serdes_refclk refclk2, u8 feedback)
  29. {
  30. u8 dev_id = 0;
  31. int i, ret;
  32. debug("IDT:Configuring idt8t49n222a device at I2C address: 0x%2x\n",
  33. idt_addr);
  34. ret = i2c_read(idt_addr, DEVICE_ID_REG, 1, &dev_id, 1);
  35. if (ret < 0) {
  36. debug("IDT:0x%x could not read DEV_ID from device.\n",
  37. idt_addr);
  38. return ret;
  39. }
  40. if ((dev_id != 0x00) && (dev_id != 0x24) && (dev_id != 0x2a)) {
  41. debug("IDT: device at address 0x%x is not idt8t49n222a.\n",
  42. idt_addr);
  43. }
  44. if (serdes_num != 1 && serdes_num != 2) {
  45. debug("serdes_num should be 1 for SerDes1 and"
  46. " 2 for SerDes2.\n");
  47. return -1;
  48. }
  49. if ((refclk1 == SERDES_REFCLK_122_88 && refclk2 != SERDES_REFCLK_122_88)
  50. || (refclk1 != SERDES_REFCLK_122_88
  51. && refclk2 == SERDES_REFCLK_122_88)) {
  52. debug("Only one refclk at 122.88MHz is not supported."
  53. " Please set both refclk1 & refclk2 to 122.88MHz"
  54. " or both not to 122.88MHz.\n");
  55. return -1;
  56. }
  57. if (refclk1 != SERDES_REFCLK_100 && refclk1 != SERDES_REFCLK_122_88
  58. && refclk1 != SERDES_REFCLK_125
  59. && refclk1 != SERDES_REFCLK_156_25) {
  60. debug("refclk1 should be 100MHZ, 122.88MHz, 125MHz"
  61. " or 156.25MHz.\n");
  62. return -1;
  63. }
  64. if (refclk2 != SERDES_REFCLK_100 && refclk2 != SERDES_REFCLK_122_88
  65. && refclk2 != SERDES_REFCLK_125
  66. && refclk2 != SERDES_REFCLK_156_25) {
  67. debug("refclk2 should be 100MHZ, 122.88MHz, 125MHz"
  68. " or 156.25MHz.\n");
  69. return -1;
  70. }
  71. if (feedback != 0 && feedback != 1) {
  72. debug("valid values for feedback are 0(default) or 1.\n");
  73. return -1;
  74. }
  75. /* Configuring IDT for output refclks as
  76. * Refclk1 = 122.88MHz Refclk2 = 122.88MHz
  77. */
  78. if (refclk1 == SERDES_REFCLK_122_88 &&
  79. refclk2 == SERDES_REFCLK_122_88) {
  80. printf("Setting refclk1:122.88 and refclk2:122.88\n");
  81. for (i = 0; i < NUM_IDT_REGS; i++)
  82. i2c_reg_write(idt_addr, idt_conf_122_88[i][0],
  83. idt_conf_122_88[i][1]);
  84. if (feedback) {
  85. for (i = 0; i < NUM_IDT_REGS_FEEDBACK; i++)
  86. i2c_reg_write(idt_addr,
  87. idt_conf_122_88_feedback[i][0],
  88. idt_conf_122_88_feedback[i][1]);
  89. }
  90. }
  91. if (refclk1 != SERDES_REFCLK_122_88 &&
  92. refclk2 != SERDES_REFCLK_122_88) {
  93. for (i = 0; i < NUM_IDT_REGS; i++)
  94. i2c_reg_write(idt_addr, idt_conf_not_122_88[i][0],
  95. idt_conf_not_122_88[i][1]);
  96. }
  97. /* Configuring IDT for output refclks as
  98. * Refclk1 = 100MHz Refclk2 = 125MHz
  99. */
  100. if (refclk1 == SERDES_REFCLK_100 && refclk2 == SERDES_REFCLK_125) {
  101. printf("Setting refclk1:100 and refclk2:125\n");
  102. i2c_reg_write(idt_addr, 0x11, 0x10);
  103. }
  104. /* Configuring IDT for output refclks as
  105. * Refclk1 = 125MHz Refclk2 = 125MHz
  106. */
  107. if (refclk1 == SERDES_REFCLK_125 && refclk2 == SERDES_REFCLK_125) {
  108. printf("Setting refclk1:125 and refclk2:125\n");
  109. i2c_reg_write(idt_addr, 0x10, 0x10);
  110. i2c_reg_write(idt_addr, 0x11, 0x10);
  111. }
  112. /* Configuring IDT for output refclks as
  113. * Refclk1 = 125MHz Refclk2 = 100MHz
  114. */
  115. if (refclk1 == SERDES_REFCLK_125 && refclk2 == SERDES_REFCLK_100) {
  116. printf("Setting refclk1:125 and refclk2:100\n");
  117. i2c_reg_write(idt_addr, 0x10, 0x10);
  118. }
  119. /* Configuring IDT for output refclks as
  120. * Refclk1 = 156.25MHz Refclk2 = 156.25MHz
  121. */
  122. if (refclk1 == SERDES_REFCLK_156_25 &&
  123. refclk2 == SERDES_REFCLK_156_25) {
  124. printf("Setting refclk1:156.25 and refclk2:156.25\n");
  125. for (i = 0; i < NUM_IDT_REGS_156_25; i++)
  126. i2c_reg_write(idt_addr, idt_conf_156_25[i][0],
  127. idt_conf_156_25[i][1]);
  128. }
  129. /* Configuring IDT for output refclks as
  130. * Refclk1 = 100MHz Refclk2 = 156.25MHz
  131. */
  132. if (refclk1 == SERDES_REFCLK_100 &&
  133. refclk2 == SERDES_REFCLK_156_25) {
  134. printf("Setting refclk1:100 and refclk2:156.25\n");
  135. for (i = 0; i < NUM_IDT_REGS_156_25; i++)
  136. i2c_reg_write(idt_addr, idt_conf_100_156_25[i][0],
  137. idt_conf_100_156_25[i][1]);
  138. }
  139. /* Configuring IDT for output refclks as
  140. * Refclk1 = 125MHz Refclk2 = 156.25MHz
  141. */
  142. if (refclk1 == SERDES_REFCLK_125 &&
  143. refclk2 == SERDES_REFCLK_156_25) {
  144. printf("Setting refclk1:125 and refclk2:156.25\n");
  145. for (i = 0; i < NUM_IDT_REGS_156_25; i++)
  146. i2c_reg_write(idt_addr, idt_conf_125_156_25[i][0],
  147. idt_conf_125_156_25[i][1]);
  148. }
  149. /* Configuring IDT for output refclks as
  150. * Refclk1 = 156.25MHz Refclk2 = 100MHz
  151. */
  152. if (refclk1 == SERDES_REFCLK_156_25 &&
  153. refclk2 == SERDES_REFCLK_100) {
  154. printf("Setting refclk1:156.25 and refclk2:100\n");
  155. for (i = 0; i < NUM_IDT_REGS_156_25; i++)
  156. i2c_reg_write(idt_addr, idt_conf_156_25_100[i][0],
  157. idt_conf_156_25_100[i][1]);
  158. }
  159. /* Configuring IDT for output refclks as
  160. * Refclk1 = 156.25MHz Refclk2 = 125MHz
  161. */
  162. if (refclk1 == SERDES_REFCLK_156_25 &&
  163. refclk2 == SERDES_REFCLK_125) {
  164. printf("Setting refclk1:156.25 and refclk2:125\n");
  165. for (i = 0; i < NUM_IDT_REGS_156_25; i++)
  166. i2c_reg_write(idt_addr, idt_conf_156_25_125[i][0],
  167. idt_conf_156_25_125[i][1]);
  168. }
  169. /* waiting for maximum of 1 second if PLL doesn'r get locked
  170. * initially. then check the status again.
  171. */
  172. if (check_pll_status(idt_addr)) {
  173. mdelay(1000);
  174. if (check_pll_status(idt_addr))
  175. return -1;
  176. }
  177. return 0;
  178. }