ls1021aiot.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2016 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/arch/immap_ls102xa.h>
  7. #include <asm/arch/clock.h>
  8. #include <asm/arch/fsl_serdes.h>
  9. #include <asm/arch/ls102xa_stream_id.h>
  10. #include <asm/arch/ls102xa_devdis.h>
  11. #include <asm/arch/ls102xa_soc.h>
  12. #include <asm/arch/ls102xa_sata.h>
  13. #include <fsl_csu.h>
  14. #include <fsl_esdhc.h>
  15. #include <fsl_immap.h>
  16. #include <netdev.h>
  17. #include <fsl_mdio.h>
  18. #include <tsec.h>
  19. #include <spl.h>
  20. #include <fsl_validate.h>
  21. #include "../common/sleep.h"
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #define DDR_SIZE 0x40000000
  24. int checkboard(void)
  25. {
  26. puts("Board: LS1021AIOT\n");
  27. #ifndef CONFIG_QSPI_BOOT
  28. struct ccsr_gur *dcfg = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
  29. u32 cpldrev;
  30. cpldrev = in_be32(&dcfg->gpporcr1);
  31. printf("CPLD: V%d.%d\n", ((cpldrev >> 28) & 0xf), ((cpldrev >> 24) &
  32. 0xf));
  33. #endif
  34. return 0;
  35. }
  36. void ddrmc_init(void)
  37. {
  38. struct ccsr_ddr *ddr = (struct ccsr_ddr *)CONFIG_SYS_FSL_DDR_ADDR;
  39. u32 temp_sdram_cfg, tmp;
  40. out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG);
  41. out_be32(&ddr->cs0_bnds, DDR_CS0_BNDS);
  42. out_be32(&ddr->cs0_config, DDR_CS0_CONFIG);
  43. out_be32(&ddr->timing_cfg_0, DDR_TIMING_CFG_0);
  44. out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1);
  45. out_be32(&ddr->timing_cfg_2, DDR_TIMING_CFG_2);
  46. out_be32(&ddr->timing_cfg_3, DDR_TIMING_CFG_3);
  47. out_be32(&ddr->timing_cfg_4, DDR_TIMING_CFG_4);
  48. out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5);
  49. out_be32(&ddr->sdram_cfg_2, DDR_SDRAM_CFG_2);
  50. out_be32(&ddr->ddr_cdr2, DDR_DDR_CDR2);
  51. out_be32(&ddr->sdram_mode, DDR_SDRAM_MODE);
  52. out_be32(&ddr->sdram_mode_2, DDR_SDRAM_MODE_2);
  53. out_be32(&ddr->sdram_interval, DDR_SDRAM_INTERVAL);
  54. out_be32(&ddr->ddr_wrlvl_cntl, DDR_DDR_WRLVL_CNTL);
  55. out_be32(&ddr->ddr_wrlvl_cntl_2, DDR_DDR_WRLVL_CNTL_2);
  56. out_be32(&ddr->ddr_wrlvl_cntl_3, DDR_DDR_WRLVL_CNTL_3);
  57. out_be32(&ddr->ddr_cdr1, DDR_DDR_CDR1);
  58. out_be32(&ddr->sdram_clk_cntl, DDR_SDRAM_CLK_CNTL);
  59. out_be32(&ddr->ddr_zq_cntl, DDR_DDR_ZQ_CNTL);
  60. out_be32(&ddr->cs0_config_2, DDR_CS0_CONFIG_2);
  61. /* DDR erratum A-009942 */
  62. tmp = in_be32(&ddr->debug[28]);
  63. out_be32(&ddr->debug[28], tmp | 0x0070006f);
  64. udelay(500);
  65. temp_sdram_cfg = (DDR_SDRAM_CFG_MEM_EN & ~SDRAM_CFG_BI);
  66. out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG | temp_sdram_cfg);
  67. }
  68. int dram_init(void)
  69. {
  70. #if (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
  71. ddrmc_init();
  72. #endif
  73. gd->ram_size = DDR_SIZE;
  74. return 0;
  75. }
  76. #ifdef CONFIG_FSL_ESDHC
  77. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  78. {CONFIG_SYS_FSL_ESDHC_ADDR},
  79. };
  80. int board_mmc_init(bd_t *bis)
  81. {
  82. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  83. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  84. }
  85. #endif
  86. #ifdef CONFIG_TSEC_ENET
  87. int board_eth_init(bd_t *bis)
  88. {
  89. struct fsl_pq_mdio_info mdio_info;
  90. struct tsec_info_struct tsec_info[4];
  91. int num = 0;
  92. #ifdef CONFIG_TSEC1
  93. SET_STD_TSEC_INFO(tsec_info[num], 1);
  94. if (is_serdes_configured(SGMII_TSEC1)) {
  95. puts("eTSEC1 is in sgmii mode.\n");
  96. tsec_info[num].flags |= TSEC_SGMII;
  97. }
  98. num++;
  99. #endif
  100. #ifdef CONFIG_TSEC2
  101. SET_STD_TSEC_INFO(tsec_info[num], 2);
  102. if (is_serdes_configured(SGMII_TSEC2)) {
  103. puts("eTSEC2 is in sgmii mode.\n");
  104. tsec_info[num].flags |= TSEC_SGMII;
  105. }
  106. num++;
  107. #endif
  108. if (!num) {
  109. printf("No TSECs initialized\n");
  110. return 0;
  111. }
  112. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  113. mdio_info.name = DEFAULT_MII_NAME;
  114. fsl_pq_mdio_init(bis, &mdio_info);
  115. tsec_eth_init(bis, tsec_info, num);
  116. return pci_eth_init(bis);
  117. }
  118. #endif
  119. int board_early_init_f(void)
  120. {
  121. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  122. #ifdef CONFIG_TSEC_ENET
  123. /* clear BD & FR bits for BE BD's and frame data */
  124. clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
  125. out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
  126. #endif
  127. arch_soc_init();
  128. return 0;
  129. }
  130. #ifdef CONFIG_SPL_BUILD
  131. void board_init_f(ulong dummy)
  132. {
  133. /* Clear the BSS */
  134. memset(__bss_start, 0, __bss_end - __bss_start);
  135. get_clocks();
  136. preloader_console_init();
  137. dram_init();
  138. /* Allow OCRAM access permission as R/W */
  139. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  140. enable_layerscape_ns_access();
  141. #endif
  142. board_init_r(NULL, 0);
  143. }
  144. #endif
  145. int board_init(void)
  146. {
  147. #ifndef CONFIG_SYS_FSL_NO_SERDES
  148. fsl_serdes_init();
  149. #endif
  150. ls102xa_smmu_stream_id_init();
  151. return 0;
  152. }
  153. #ifdef CONFIG_BOARD_LATE_INIT
  154. int board_late_init(void)
  155. {
  156. #ifdef CONFIG_SCSI_AHCI_PLAT
  157. ls1021a_sata_init();
  158. #endif
  159. return 0;
  160. }
  161. #endif
  162. #if defined(CONFIG_MISC_INIT_R)
  163. int misc_init_r(void)
  164. {
  165. #ifdef CONFIG_FSL_DEVICE_DISABLE
  166. device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
  167. #endif
  168. #ifdef CONFIG_FSL_CAAM
  169. return sec_init();
  170. #endif
  171. }
  172. #endif
  173. int ft_board_setup(void *blob, bd_t *bd)
  174. {
  175. ft_cpu_setup(blob, bd);
  176. #ifdef CONFIG_PCI
  177. ft_pci_setup(blob, bd);
  178. #endif
  179. return 0;
  180. }
  181. void flash_write16(u16 val, void *addr)
  182. {
  183. u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
  184. __raw_writew(shftval, addr);
  185. }
  186. u16 flash_read16(void *addr)
  187. {
  188. u16 val = __raw_readw(addr);
  189. return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
  190. }