bcsr.c 1.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2009 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include "bcsr.h"
  8. void enable_8569mds_flash_write(void)
  9. {
  10. setbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 17), BCSR17_FLASH_nWP);
  11. }
  12. void disable_8569mds_flash_write(void)
  13. {
  14. clrbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 17), BCSR17_FLASH_nWP);
  15. }
  16. void enable_8569mds_qe_uec(void)
  17. {
  18. #if defined(CONFIG_SYS_UCC_RGMII_MODE)
  19. setbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 7),
  20. BCSR7_UCC1_GETH_EN | BCSR7_UCC1_RGMII_EN);
  21. setbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 8),
  22. BCSR8_UCC2_GETH_EN | BCSR8_UCC2_RGMII_EN);
  23. setbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 9),
  24. BCSR9_UCC3_GETH_EN | BCSR9_UCC3_RGMII_EN);
  25. setbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 10),
  26. BCSR10_UCC4_GETH_EN | BCSR10_UCC4_RGMII_EN);
  27. #elif defined(CONFIG_SYS_UCC_RMII_MODE)
  28. /* Set UCC1-4 working at RMII mode */
  29. clrbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 7),
  30. BCSR7_UCC1_GETH_EN | BCSR7_UCC1_RGMII_EN);
  31. clrbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 8),
  32. BCSR8_UCC2_GETH_EN | BCSR8_UCC2_RGMII_EN);
  33. clrbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 9),
  34. BCSR9_UCC3_GETH_EN | BCSR9_UCC3_RGMII_EN);
  35. clrbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 10),
  36. BCSR10_UCC4_GETH_EN | BCSR10_UCC4_RGMII_EN);
  37. setbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 9), BCSR9_UCC3_RMII_EN);
  38. #endif
  39. }
  40. void disable_8569mds_brd_eeprom_write_protect(void)
  41. {
  42. clrbits_8((u8 *)(CONFIG_SYS_BCSR_BASE + 7), BCSR7_BRD_WRT_PROTECT);
  43. }