README 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. T1024 SoC Overview
  2. ------------------
  3. The T1024/T1023 dual core and T1014/T1013 single core QorIQ communication processor
  4. combines two or one 64-bit Power Architecture e5500 core respectively with high
  5. performance datapath acceleration logic, and network peripheral bus interfaces
  6. required for networking and telecommunications. This processor can be used in
  7. applications such as enterprise WLAN access points, routers, switches, firewall
  8. and other packet processing intensive small enterprise and branch office appliances,
  9. and general-purpose embedded computing. Its high level of integration offers
  10. significant performance benefits and greatly helps to simplify board design.
  11. The T1024 SoC includes the following function and features:
  12. - two e5500 cores, each with a private 256 KB L2 cache
  13. - Up to 1.4 GHz with 64-bit ISA support (Power Architecture v2.06-compliant)
  14. - Three levels of instructions: User, supervisor, and hypervisor
  15. - Independent boot and reset
  16. - Secure boot capability
  17. - 256 KB shared L3 CoreNet platform cache (CPC)
  18. - Interconnect CoreNet platform
  19. - CoreNet coherency manager supporting coherent and noncoherent transactions
  20. with prioritization and bandwidth allocation amongst CoreNet endpoints
  21. - 150 Gbps coherent read bandwidth
  22. - 32-/64-bit DDR3L/DDR4 SDRAM memory controller with ECC and interleaving support
  23. - Data Path Acceleration Architecture (DPAA) incorporating acceleration for the following functions:
  24. - Packet parsing, classification, and distribution
  25. - Queue management for scheduling, packet sequencing, and congestion management
  26. - Cryptography Acceleration (SEC 5.x)
  27. - IEEE 1588 support
  28. - Hardware buffer management for buffer allocation and deallocation
  29. - MACSEC on DPAA-based Ethernet ports
  30. - Ethernet interfaces
  31. - Four 1 Gbps Ethernet controllers
  32. - Parallel Ethernet interfaces
  33. - Two RGMII interfaces
  34. - High speed peripheral interfaces
  35. - Three PCI Express 2.0 controllers/ports running at up to 5 GHz
  36. - One SATA controller supporting 1.5 and 3.0 Gb/s operation
  37. - One QSGMII interface
  38. - Four SGMII interface supporting 1000 Mbps
  39. - Three SGMII interfaces supporting up to 2500 Mbps
  40. - 10GbE XFI or 10Base-KR interface
  41. - Additional peripheral interfaces
  42. - Two USB 2.0 controllers with integrated PHY
  43. - SD/eSDHC/eMMC
  44. - eSPI controller
  45. - Four I2C controllers
  46. - Four UARTs
  47. - Four GPIO controllers
  48. - Integrated flash controller (IFC)
  49. - LCD interface (DIU) with 12 bit dual data rate
  50. - Multicore programmable interrupt controller (PIC)
  51. - Two 8-channel DMA engines
  52. - Single source clocking implementation
  53. - Deep Sleep power implementaion (wakeup from GPIO/Timer/Ethernet/USB)
  54. - QUICC Engine block
  55. - 32-bit RISC controller for flexible support of the communications peripherals
  56. - Serial DMA channel for receive and transmit on all serial channels
  57. - Two universal communication controllers, supporting TDM, HDLC, and UART
  58. T1023 Personality
  59. ------------------
  60. T1023 is a reduced personality of T1024 without QUICC Engine, DIU, and
  61. unavailable deep sleep. Rest of the blocks are almost same as T1024.
  62. Differences between T1024 and T1023
  63. Feature T1024 T1023
  64. QUICC Engine: yes no
  65. DIU: yes no
  66. Deep Sleep: yes no
  67. I2C controller: 4 3
  68. DDR: 64-bit 32-bit
  69. IFC: 32-bit 28-bit
  70. T1024QDS board Overview
  71. -----------------------
  72. - SERDES Connections
  73. 4 lanes supporting the following:
  74. - PCI Express: supports Gen 1 and Gen 2
  75. - SGMII 1G and SGMII 2.5G
  76. - QSGMII
  77. - XFI
  78. - SATA 2.0
  79. - High-speed multiplexers route the SerDes traffic to appropriate slots or connectors.
  80. - Aurora debug with dedicated connectors.
  81. - DDR Controller
  82. - Supports up to 1600 MTPS data-rate.
  83. - Supports one DDR4 or DDR3L module using DDR4 to DDR3L adapter card.
  84. - Supports Single-, dual- or quad-rank DIMMs
  85. - DDR power supplies 1.35V (DDR3L)/1.20V (DDR4) to all devices with automatic tracking of VTT.
  86. - IFC/Local Bus
  87. - NAND Flash: 8-bit, async, up to 2GB
  88. - NOR: 8-bit or 16-bit, non-multiplexed, up to 512MB
  89. - NOR devices support 8 virtual banks
  90. - Socketed to allow alternate devices
  91. - GASIC: Simple (minimal) target within QIXIS FPGA
  92. - PromJET rapid memory download support
  93. - IFC Debug/Development card
  94. - Ethernet
  95. - Two on-board RGMII 10M/100M/1G ethernet ports.
  96. - One QSGMII interface
  97. - Four SGMII interface supporting 1Gbps
  98. - Three SGMII interfaces supporting 2.5Gbps
  99. - one 10Gbps XFI or 10Base-KR interface
  100. - QIXIS System Logic FPGA
  101. - Manages system power and reset sequencing.
  102. - Manages the configurations of DUT, board, and clock for dynamic shmoo.
  103. - Collects V-I-T data in background for code/power profiling.
  104. - Supports legacy TMT test features (POSt, IRS, SYSCLK-synchronous assertion).
  105. - General fault monitoring and logging.
  106. - Powered from ATX 'standby' power supply that allows continuous operation while rest of the system is off.
  107. - Clocks
  108. - System and DDR clock (SYSCLK, DDRCLK).
  109. - Switch selectable to one of 16 common settings in the interval of 64 MHz-166 MHz.
  110. - Software programmable in 1 MHz increments from 1-200 MHz.
  111. - SERDES clocks
  112. - Provides clocks to SerDes blocks and slots.
  113. - 100 MHz, 125 MHz and 156.25 MHz options.
  114. - Spread-spectrum option for 100 MHz.
  115. - Power Supplies
  116. - Dedicated PMBus regulator for VDD and VDDC.
  117. - Adjustable from 0.7V to 1.3V at 35A
  118. - VDD can be disabled independanty from VDDC for “deep sleep”.
  119. - DDR3L/DDR4 power supply for GVDD: 1.35 or 1.20V at up to 22A.
  120. - VTT/MVREF automatically track operating voltage.
  121. - Dedicated 2.5V VPP supply.
  122. - Dedicated regulators/filters for AVDD supplies.
  123. - Dedicated regulators for other supplies, for example OVDD, CVDD, DVDD, LVDD, POVDD, and EVDD.
  124. - Video
  125. - DIU supports video up to 1280x1024x32 bpp.
  126. - Chrontel CH7201 for HDMI connection.
  127. - TI DS90C387R for direct LCD connection.
  128. - Raw (not encoded) video connector for testing or other encoders.
  129. - USB
  130. - Supports two USB 2.0 ports with integrated PHYs.
  131. - Two type A ports with 5V@1.5A per port.
  132. - Second port can be converted to OTG mini-AB.
  133. - SDHC
  134. For T1024QDS, the SDHC port connects directly to an adapter card slot that has the following features:
  135. - upport for optional clock feedback paths.
  136. - Support for optional high-speed voltage translation direction controls.
  137. - Support for SD slots for: SD, SDHC (1x, 4x, 8x) and MMC.
  138. - Support for eMMC memory devices.
  139. - SPI
  140. -On-board support of 3 different devices and sizes.
  141. - Other IO
  142. - Two Serial ports
  143. - ProfiBus port
  144. - Four I2C ports
  145. Memory map on T1024QDS
  146. ----------------------
  147. Start Address End Address Description Size
  148. 0xF_FFDF_0000 0xF_FFDF_0FFF IFC - FPGA 4KB
  149. 0xF_FF80_0000 0xF_FF80_FFFF IFC - NAND Flash 64KB
  150. 0xF_FE00_0000 0xF_FEFF_FFFF CCSRBAR 16MB
  151. 0xF_F802_0000 0xF_F802_FFFF PCI Express 3 I/O Space 64KB
  152. 0xF_F801_0000 0xF_F801_FFFF PCI Express 2 I/O Space 64KB
  153. 0xF_F800_0000 0xF_F800_FFFF PCI Express 1 I/O Space 64KB
  154. 0xF_F600_0000 0xF_F7FF_FFFF Queue manager software portal 32MB
  155. 0xF_F400_0000 0xF_F5FF_FFFF Buffer manager software portal 32MB
  156. 0xF_E800_0000 0xF_EFFF_FFFF IFC - NOR Flash 128MB
  157. 0xF_E000_0000 0xF_E7FF_FFFF Promjet 128MB
  158. 0xF_0000_0000 0xF_003F_FFFF DCSR 4MB
  159. 0xC_2000_0000 0xC_2FFF_FFFF PCI Express 3 Mem Space 256MB
  160. 0xC_1000_0000 0xC_1FFF_FFFF PCI Express 2 Mem Space 256MB
  161. 0xC_0000_0000 0xC_0FFF_FFFF PCI Express 1 Mem Space 256MB
  162. 0x0_0000_0000 0x0_ffff_ffff DDR 4GB
  163. 128MB NOR Flash memory Map
  164. --------------------------
  165. Start Address End Address Definition Max size
  166. 0xEFF40000 0xEFFFFFFF U-Boot (current bank) 768KB
  167. 0xEFF20000 0xEFF3FFFF U-Boot env (current bank) 128KB
  168. 0xEFF00000 0xEFF1FFFF FMAN Ucode (current bank) 128KB
  169. 0xEFE00000 0xEFE3FFFF QE firmware (current bank) 256KB
  170. 0xED300000 0xEFEFFFFF rootfs (alt bank) 44MB
  171. 0xEC800000 0xEC8FFFFF Hardware device tree (alt bank) 1MB
  172. 0xEC020000 0xEC7FFFFF Linux.uImage (alt bank) 7MB + 875KB
  173. 0xEC000000 0xEC01FFFF RCW (alt bank) 128KB
  174. 0xEBF40000 0xEBFFFFFF U-Boot (alt bank) 768KB
  175. 0xEBF20000 0xEBF3FFFF U-Boot env (alt bank) 128KB
  176. 0xEBF00000 0xEBF1FFFF FMAN ucode (alt bank) 128KB
  177. 0xEBE00000 0xEBE3FFFF QE firmware (alt bank) 256KB
  178. 0xE9300000 0xEBEFFFFF rootfs (current bank) 44MB
  179. 0xE8800000 0xE88FFFFF Hardware device tree (cur bank) 1MB
  180. 0xE8020000 0xE86FFFFF Linux.uImage (current bank) 7MB + 875KB
  181. 0xE8000000 0xE801FFFF RCW (current bank) 128KB
  182. SerDes clock vs DIP-switch settings
  183. -----------------------------------
  184. SRDS_PRTCL_S1 SD1_REF_CLK1 SD1_REF_CLK2 SW4[1:4]
  185. 0x6F 100MHz 125MHz 1101
  186. 0xD6 100MHz 100MHz 1111
  187. 0x99 156.25MHz 100MHz 1011
  188. T1024 Clock frequency
  189. ----------------------
  190. BIN Core DDR Platform FMan
  191. Bin1: 1400MHz 1600MT/s 400MHz 700MHz
  192. Bin2: 1200MHz 1600MT/s 400MHz 600MHz
  193. Bin3: 1000MHz 1600MT/s 400MHz 500MHz
  194. Software configurations and board settings
  195. ------------------------------------------
  196. 1. NOR boot:
  197. a. build NOR boot image
  198. $ make T1024QDS_defconfig (For DDR3L, by default)
  199. or make T1024QDS_D4_defconfig (For DDR4)
  200. $ make
  201. b. program u-boot.bin image to NOR flash
  202. => tftp 1000000 u-boot.bin
  203. => pro off all;era eff40000 efffffff;cp.b 1000000 eff40000 $filesize
  204. set SW1[1:8] = '00010011', SW2[1] = '1', SW6[1:4] = '0000' for NOR boot
  205. Switching between default bank0 and alternate bank4 on NOR flash
  206. To change boot source to vbank4:
  207. via software: run command 'qixis_reset altbank' in U-Boot.
  208. via DIP-switch: set SW6[1:4] = '0100'
  209. To change boot source to vbank0:
  210. via software: run command 'qixis_reset' in U-Boot.
  211. via DIP-Switch: set SW6[1:4] = '0000'
  212. 2. NAND Boot:
  213. a. build PBL image for NAND boot
  214. $ make T1024QDS_NAND_defconfig
  215. $ make
  216. b. program u-boot-with-spl-pbl.bin to NAND flash
  217. => tftp 1000000 u-boot-with-spl-pbl.bin
  218. => nand erase 0 $filesize
  219. => nand write 1000000 0 $filesize
  220. set SW1[1:8] = '10000010', SW2[1] = '0' and SW6[1:4] = '1001' for NAND boot
  221. 3. SPI Boot:
  222. a. build PBL image for SPI boot
  223. $ make T1024QDS_SPIFLASH_defconfig
  224. $ make
  225. b. program u-boot-with-spl-pbl.bin to SPI flash
  226. => tftp 1000000 u-boot-with-spl-pbl.bin
  227. => sf probe 0
  228. => sf erase 0 f0000
  229. => sf write 1000000 0 $filesize
  230. set SW1[1:8] = '00100010', SW2[1] ='1' for SPI boot
  231. 4. SD Boot:
  232. a. build PBL image for SD boot
  233. $ make T1024QDS_SDCARD_defconfig
  234. $ make
  235. b. program u-boot-with-spl-pbl.bin to SD/MMC card
  236. => tftp 1000000 u-boot-with-spl-pbl.bin
  237. => mmc write 1000000 8 0x800
  238. => tftp 1000000 fsl_fman_ucode_t1024_xx.bin
  239. => mmc write 1000000 0x820 80
  240. set SW1[1:8] = '00100000', SW2[1] = '0' for SD boot
  241. DIU/QE-TDM/SDXC settings
  242. -------------------
  243. a) For TDM Riser: set pin_mux=tdm in hwconfig
  244. b) For UCC(ProfiBus): set pin_mux=ucc in hwconfig
  245. c) For HDMI(DVI): set pin_mux=hdmi in hwconfig
  246. d) For LCD(DFP): set pin_mux=lcd in hwconfig
  247. e) For SDXC: set adaptor=sdxc in hwconfig
  248. 2-stage NAND/SPI/SD boot loader
  249. -------------------------------
  250. PBL initializes the internal CPC-SRAM and copy SPL(160K) to SRAM.
  251. SPL further initializes DDR using SPD and environment variables
  252. and copy U-Boot(768 KB) from NAND/SPI/SD device to DDR.
  253. Finally SPL transers control to U-Boot for futher booting.
  254. SPL has following features:
  255. - Executes within 256K
  256. - No relocation required
  257. Run time view of SPL framework
  258. -------------------------------------------------
  259. |Area | Address |
  260. -------------------------------------------------
  261. |SecureBoot header | 0xFFFC0000 (32KB) |
  262. -------------------------------------------------
  263. |GD, BD | 0xFFFC8000 (4KB) |
  264. -------------------------------------------------
  265. |ENV | 0xFFFC9000 (8KB) |
  266. -------------------------------------------------
  267. |HEAP | 0xFFFCB000 (30KB) |
  268. -------------------------------------------------
  269. |STACK | 0xFFFD8000 (22KB) |
  270. -------------------------------------------------
  271. |U-Boot SPL | 0xFFFD8000 (160KB) |
  272. -------------------------------------------------
  273. NAND Flash memory Map on T1024QDS
  274. -------------------------------------------------------------
  275. Start End Definition Size
  276. 0x000000 0x0FFFFF U-Boot 1MB
  277. 0x100000 0x15FFFF U-Boot env 8KB
  278. 0x160000 0x17FFFF FMAN Ucode 128KB
  279. 0x180000 0x19FFFF QE Firmware 128KB
  280. SD Card memory Map on T1024QDS
  281. ----------------------------------------------------
  282. Block #blocks Definition Size
  283. 0x008 2048 U-Boot img 1MB
  284. 0x800 0016 U-Boot env 8KB
  285. 0x820 0256 FMAN Ucode 128KB
  286. 0x920 0256 QE Firmware 128KB
  287. SPI Flash memory Map on T1024QDS
  288. ----------------------------------------------------
  289. Start End Definition Size
  290. 0x000000 0x0FFFFF U-Boot img 1MB
  291. 0x100000 0x101FFF U-Boot env 8KB
  292. 0x110000 0x12FFFF FMAN Ucode 128KB
  293. 0x130000 0x14FFFF QE Firmware 128KB
  294. For more details, please refer to T1024QDS Reference Manual and access
  295. website www.freescale.com and Freescale QorIQ SDK Infocenter document.