bx50v3.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2015 Timesys Corporation
  4. * Copyright 2015 General Electric Company
  5. * Copyright 2012 Freescale Semiconductor, Inc.
  6. */
  7. #include <asm/arch/clock.h>
  8. #include <asm/arch/imx-regs.h>
  9. #include <asm/arch/iomux.h>
  10. #include <asm/arch/mx6-pins.h>
  11. #include <linux/errno.h>
  12. #include <asm/gpio.h>
  13. #include <asm/mach-imx/mxc_i2c.h>
  14. #include <asm/mach-imx/iomux-v3.h>
  15. #include <asm/mach-imx/boot_mode.h>
  16. #include <asm/mach-imx/video.h>
  17. #include <mmc.h>
  18. #include <fsl_esdhc.h>
  19. #include <miiphy.h>
  20. #include <net.h>
  21. #include <netdev.h>
  22. #include <asm/arch/mxc_hdmi.h>
  23. #include <asm/arch/crm_regs.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/sys_proto.h>
  26. #include <i2c.h>
  27. #include <input.h>
  28. #include <pwm.h>
  29. #include <stdlib.h>
  30. #include "../common/ge_common.h"
  31. #include "../common/vpd_reader.h"
  32. #include "../../../drivers/net/e1000.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. struct vpd_cache;
  35. static int confidx = 3; /* Default to b850v3. */
  36. static struct vpd_cache vpd;
  37. #ifndef CONFIG_SYS_I2C_EEPROM_ADDR
  38. # define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  39. # define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  40. #endif
  41. #ifndef CONFIG_SYS_I2C_EEPROM_BUS
  42. #define CONFIG_SYS_I2C_EEPROM_BUS 4
  43. #endif
  44. #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  45. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  46. PAD_CTL_HYS)
  47. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  48. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  49. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  50. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  51. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  52. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  53. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  54. PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
  55. #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
  56. PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
  57. #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  58. PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
  59. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  60. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  61. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  62. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  63. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  64. #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
  65. int dram_init(void)
  66. {
  67. gd->ram_size = imx_ddr_size();
  68. return 0;
  69. }
  70. static iomux_v3_cfg_t const uart3_pads[] = {
  71. MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  72. MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  73. MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  74. MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  75. };
  76. static iomux_v3_cfg_t const uart4_pads[] = {
  77. MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  78. MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  79. };
  80. static iomux_v3_cfg_t const enet_pads[] = {
  81. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  82. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  83. MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  84. MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  85. MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  86. MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  87. MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  88. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  89. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
  90. MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  91. MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  92. MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  93. MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  94. MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  95. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  96. /* AR8033 PHY Reset */
  97. MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  98. };
  99. static void setup_iomux_enet(void)
  100. {
  101. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  102. /* Reset AR8033 PHY */
  103. gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
  104. mdelay(10);
  105. gpio_set_value(IMX_GPIO_NR(1, 28), 1);
  106. mdelay(1);
  107. }
  108. static iomux_v3_cfg_t const usdhc2_pads[] = {
  109. MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  110. MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  111. MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  112. MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  113. MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  114. MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  115. MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
  116. };
  117. static iomux_v3_cfg_t const usdhc3_pads[] = {
  118. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  119. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  120. MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  121. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  122. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  123. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  124. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  125. MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  126. MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  127. MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  128. MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  129. };
  130. static iomux_v3_cfg_t const usdhc4_pads[] = {
  131. MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  132. MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  133. MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  134. MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  135. MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  136. MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  137. MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  138. MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  139. MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  140. MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  141. MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  142. MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
  143. };
  144. static iomux_v3_cfg_t const ecspi1_pads[] = {
  145. MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  146. MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  147. MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  148. MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  149. };
  150. static struct i2c_pads_info i2c_pad_info1 = {
  151. .scl = {
  152. .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
  153. .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
  154. .gp = IMX_GPIO_NR(5, 27)
  155. },
  156. .sda = {
  157. .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
  158. .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
  159. .gp = IMX_GPIO_NR(5, 26)
  160. }
  161. };
  162. static struct i2c_pads_info i2c_pad_info2 = {
  163. .scl = {
  164. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
  165. .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
  166. .gp = IMX_GPIO_NR(4, 12)
  167. },
  168. .sda = {
  169. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
  170. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
  171. .gp = IMX_GPIO_NR(4, 13)
  172. }
  173. };
  174. static struct i2c_pads_info i2c_pad_info3 = {
  175. .scl = {
  176. .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
  177. .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
  178. .gp = IMX_GPIO_NR(1, 3)
  179. },
  180. .sda = {
  181. .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
  182. .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
  183. .gp = IMX_GPIO_NR(1, 6)
  184. }
  185. };
  186. #ifdef CONFIG_MXC_SPI
  187. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  188. {
  189. return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
  190. }
  191. static void setup_spi(void)
  192. {
  193. imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
  194. }
  195. #endif
  196. static iomux_v3_cfg_t const pcie_pads[] = {
  197. MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
  198. MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  199. };
  200. static void setup_pcie(void)
  201. {
  202. imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
  203. }
  204. static void setup_iomux_uart(void)
  205. {
  206. imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
  207. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  208. }
  209. #ifdef CONFIG_FSL_ESDHC
  210. struct fsl_esdhc_cfg usdhc_cfg[3] = {
  211. {USDHC2_BASE_ADDR},
  212. {USDHC3_BASE_ADDR},
  213. {USDHC4_BASE_ADDR},
  214. };
  215. #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
  216. #define USDHC4_CD_GPIO IMX_GPIO_NR(6, 11)
  217. int board_mmc_getcd(struct mmc *mmc)
  218. {
  219. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  220. int ret = 0;
  221. switch (cfg->esdhc_base) {
  222. case USDHC2_BASE_ADDR:
  223. ret = !gpio_get_value(USDHC2_CD_GPIO);
  224. break;
  225. case USDHC3_BASE_ADDR:
  226. ret = 1; /* eMMC is always present */
  227. break;
  228. case USDHC4_BASE_ADDR:
  229. ret = !gpio_get_value(USDHC4_CD_GPIO);
  230. break;
  231. }
  232. return ret;
  233. }
  234. int board_mmc_init(bd_t *bis)
  235. {
  236. int ret;
  237. int i;
  238. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  239. switch (i) {
  240. case 0:
  241. imx_iomux_v3_setup_multiple_pads(
  242. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  243. gpio_direction_input(USDHC2_CD_GPIO);
  244. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  245. break;
  246. case 1:
  247. imx_iomux_v3_setup_multiple_pads(
  248. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  249. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  250. break;
  251. case 2:
  252. imx_iomux_v3_setup_multiple_pads(
  253. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  254. gpio_direction_input(USDHC4_CD_GPIO);
  255. usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  256. break;
  257. default:
  258. printf("Warning: you configured more USDHC controllers\n"
  259. "(%d) then supported by the board (%d)\n",
  260. i + 1, CONFIG_SYS_FSL_USDHC_NUM);
  261. return -EINVAL;
  262. }
  263. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  264. if (ret)
  265. return ret;
  266. }
  267. return 0;
  268. }
  269. #endif
  270. static int mx6_rgmii_rework(struct phy_device *phydev)
  271. {
  272. /* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
  273. /* set device address 0x7 */
  274. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  275. /* offset 0x8016: CLK_25M Clock Select */
  276. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  277. /* enable register write, no post increment, address 0x7 */
  278. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  279. /* set to 125 MHz from local PLL source */
  280. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
  281. /* rgmii tx clock delay enable */
  282. /* set debug port address: SerDes Test and System Mode Control */
  283. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
  284. /* enable rgmii tx clock delay */
  285. /* set the reserved bits to avoid board specific voltage peak issue*/
  286. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
  287. return 0;
  288. }
  289. int board_phy_config(struct phy_device *phydev)
  290. {
  291. mx6_rgmii_rework(phydev);
  292. if (phydev->drv->config)
  293. phydev->drv->config(phydev);
  294. return 0;
  295. }
  296. #if defined(CONFIG_VIDEO_IPUV3)
  297. static iomux_v3_cfg_t const backlight_pads[] = {
  298. /* Power for LVDS Display */
  299. MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
  300. #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
  301. /* Backlight enable for LVDS display */
  302. MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
  303. #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
  304. /* backlight PWM brightness control */
  305. MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
  306. };
  307. static void do_enable_hdmi(struct display_info_t const *dev)
  308. {
  309. imx_enable_hdmi_phy();
  310. }
  311. int board_cfb_skip(void)
  312. {
  313. gpio_direction_output(LVDS_POWER_GP, 1);
  314. return 0;
  315. }
  316. static int is_b850v3(void)
  317. {
  318. return confidx == 3;
  319. }
  320. static int detect_lcd(struct display_info_t const *dev)
  321. {
  322. return !is_b850v3();
  323. }
  324. struct display_info_t const displays[] = {{
  325. .bus = -1,
  326. .addr = -1,
  327. .pixfmt = IPU_PIX_FMT_RGB24,
  328. .detect = detect_lcd,
  329. .enable = NULL,
  330. .mode = {
  331. .name = "G121X1-L03",
  332. .refresh = 60,
  333. .xres = 1024,
  334. .yres = 768,
  335. .pixclock = 15385,
  336. .left_margin = 20,
  337. .right_margin = 300,
  338. .upper_margin = 30,
  339. .lower_margin = 8,
  340. .hsync_len = 1,
  341. .vsync_len = 1,
  342. .sync = FB_SYNC_EXT,
  343. .vmode = FB_VMODE_NONINTERLACED
  344. } }, {
  345. .bus = -1,
  346. .addr = 3,
  347. .pixfmt = IPU_PIX_FMT_RGB24,
  348. .detect = detect_hdmi,
  349. .enable = do_enable_hdmi,
  350. .mode = {
  351. .name = "HDMI",
  352. .refresh = 60,
  353. .xres = 1024,
  354. .yres = 768,
  355. .pixclock = 15385,
  356. .left_margin = 220,
  357. .right_margin = 40,
  358. .upper_margin = 21,
  359. .lower_margin = 7,
  360. .hsync_len = 60,
  361. .vsync_len = 10,
  362. .sync = FB_SYNC_EXT,
  363. .vmode = FB_VMODE_NONINTERLACED
  364. } } };
  365. size_t display_count = ARRAY_SIZE(displays);
  366. static void enable_videopll(void)
  367. {
  368. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  369. s32 timeout = 100000;
  370. setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
  371. /* set video pll to 910MHz (24MHz * (37+11/12))
  372. * video pll post div to 910/4 = 227.5MHz
  373. */
  374. clrsetbits_le32(&ccm->analog_pll_video,
  375. BM_ANADIG_PLL_VIDEO_DIV_SELECT |
  376. BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
  377. BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
  378. BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0));
  379. writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
  380. writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
  381. clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
  382. while (timeout--)
  383. if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
  384. break;
  385. if (timeout < 0)
  386. printf("Warning: video pll lock timeout!\n");
  387. clrsetbits_le32(&ccm->analog_pll_video,
  388. BM_ANADIG_PLL_VIDEO_BYPASS,
  389. BM_ANADIG_PLL_VIDEO_ENABLE);
  390. }
  391. static void setup_display_b850v3(void)
  392. {
  393. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  394. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  395. enable_videopll();
  396. /* IPU1 D0 clock is 227.5 / 3.5 = 65MHz */
  397. clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
  398. imx_setup_hdmi();
  399. /* Set LDB_DI0 as clock source for IPU_DI0 */
  400. clrsetbits_le32(&mxc_ccm->chsccdr,
  401. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
  402. (CHSCCDR_CLK_SEL_LDB_DI0 <<
  403. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
  404. /* Turn on IPU LDB DI0 clocks */
  405. setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
  406. enable_ipu_clock();
  407. writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
  408. IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
  409. IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
  410. IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
  411. IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
  412. IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
  413. IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
  414. IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
  415. IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
  416. IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
  417. &iomux->gpr[2]);
  418. clrbits_le32(&iomux->gpr[3],
  419. IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
  420. IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
  421. IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
  422. }
  423. static void setup_display_bx50v3(void)
  424. {
  425. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  426. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  427. enable_videopll();
  428. /* When a reset/reboot is performed the display power needs to be turned
  429. * off for atleast 500ms. The boot time is ~300ms, we need to wait for
  430. * an additional 200ms here. Unfortunately we use external PMIC for
  431. * doing the reset, so can not differentiate between POR vs soft reset
  432. */
  433. mdelay(200);
  434. /* IPU1 DI0 clock is 480/7 = 68.5 MHz */
  435. setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
  436. /* Set LDB_DI0 as clock source for IPU_DI0 */
  437. clrsetbits_le32(&mxc_ccm->chsccdr,
  438. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
  439. (CHSCCDR_CLK_SEL_LDB_DI0 <<
  440. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
  441. /* Turn on IPU LDB DI0 clocks */
  442. setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
  443. enable_ipu_clock();
  444. writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
  445. IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
  446. IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
  447. IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
  448. IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
  449. &iomux->gpr[2]);
  450. clrsetbits_le32(&iomux->gpr[3],
  451. IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
  452. (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
  453. IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
  454. /* backlights off until needed */
  455. imx_iomux_v3_setup_multiple_pads(backlight_pads,
  456. ARRAY_SIZE(backlight_pads));
  457. gpio_direction_input(LVDS_POWER_GP);
  458. gpio_direction_input(LVDS_BACKLIGHT_GP);
  459. }
  460. #endif /* CONFIG_VIDEO_IPUV3 */
  461. /*
  462. * Do not overwrite the console
  463. * Use always serial for U-Boot console
  464. */
  465. int overwrite_console(void)
  466. {
  467. return 1;
  468. }
  469. #define VPD_TYPE_INVALID 0x00
  470. #define VPD_BLOCK_NETWORK 0x20
  471. #define VPD_BLOCK_HWID 0x44
  472. #define VPD_PRODUCT_B850 1
  473. #define VPD_PRODUCT_B650 2
  474. #define VPD_PRODUCT_B450 3
  475. #define VPD_HAS_MAC1 0x1
  476. #define VPD_HAS_MAC2 0x2
  477. #define VPD_MAC_ADDRESS_LENGTH 6
  478. struct vpd_cache {
  479. u8 product_id;
  480. u8 has;
  481. unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
  482. unsigned char mac2[VPD_MAC_ADDRESS_LENGTH];
  483. };
  484. /*
  485. * Extracts MAC and product information from the VPD.
  486. */
  487. static int vpd_callback(void *userdata, u8 id, u8 version, u8 type,
  488. size_t size, u8 const *data)
  489. {
  490. struct vpd_cache *vpd = (struct vpd_cache *)userdata;
  491. if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
  492. size >= 1) {
  493. vpd->product_id = data[0];
  494. } else if (id == VPD_BLOCK_NETWORK && version == 1 &&
  495. type != VPD_TYPE_INVALID) {
  496. if (size >= 6) {
  497. vpd->has |= VPD_HAS_MAC1;
  498. memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
  499. }
  500. if (size >= 12) {
  501. vpd->has |= VPD_HAS_MAC2;
  502. memcpy(vpd->mac2, data + 6, VPD_MAC_ADDRESS_LENGTH);
  503. }
  504. }
  505. return 0;
  506. }
  507. static void process_vpd(struct vpd_cache *vpd)
  508. {
  509. int fec_index = -1;
  510. int i210_index = -1;
  511. switch (vpd->product_id) {
  512. case VPD_PRODUCT_B450:
  513. env_set("confidx", "1");
  514. i210_index = 0;
  515. fec_index = 1;
  516. break;
  517. case VPD_PRODUCT_B650:
  518. env_set("confidx", "2");
  519. i210_index = 0;
  520. fec_index = 1;
  521. break;
  522. case VPD_PRODUCT_B850:
  523. env_set("confidx", "3");
  524. i210_index = 1;
  525. fec_index = 2;
  526. break;
  527. }
  528. if (fec_index >= 0 && (vpd->has & VPD_HAS_MAC1))
  529. eth_env_set_enetaddr_by_index("eth", fec_index, vpd->mac1);
  530. if (i210_index >= 0 && (vpd->has & VPD_HAS_MAC2))
  531. eth_env_set_enetaddr_by_index("eth", i210_index, vpd->mac2);
  532. }
  533. static int read_vpd(uint eeprom_bus)
  534. {
  535. int res;
  536. int size = 1024;
  537. uint8_t *data;
  538. unsigned int current_i2c_bus = i2c_get_bus_num();
  539. res = i2c_set_bus_num(eeprom_bus);
  540. if (res < 0)
  541. return res;
  542. data = (uint8_t *)malloc(size);
  543. if (!data)
  544. return -ENOMEM;
  545. res = i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0,
  546. CONFIG_SYS_I2C_EEPROM_ADDR_LEN, data, size);
  547. if (res == 0) {
  548. memset(&vpd, 0, sizeof(vpd));
  549. vpd_reader(size, data, &vpd, vpd_callback);
  550. }
  551. free(data);
  552. i2c_set_bus_num(current_i2c_bus);
  553. return res;
  554. }
  555. int board_eth_init(bd_t *bis)
  556. {
  557. setup_iomux_enet();
  558. setup_pcie();
  559. e1000_initialize(bis);
  560. return cpu_eth_init(bis);
  561. }
  562. static iomux_v3_cfg_t const misc_pads[] = {
  563. MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  564. MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL),
  565. MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL),
  566. MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL),
  567. MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL),
  568. MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL),
  569. MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL),
  570. MX6_PAD_GPIO_9__WDOG1_B | MUX_PAD_CTRL(NC_PAD_CTRL),
  571. };
  572. #define SUS_S3_OUT IMX_GPIO_NR(4, 11)
  573. #define WIFI_EN IMX_GPIO_NR(6, 14)
  574. int board_early_init_f(void)
  575. {
  576. imx_iomux_v3_setup_multiple_pads(misc_pads,
  577. ARRAY_SIZE(misc_pads));
  578. setup_iomux_uart();
  579. #if defined(CONFIG_VIDEO_IPUV3)
  580. if (is_b850v3())
  581. /* Set LDB clock to Video PLL */
  582. select_ldb_di_clock_source(MXC_PLL5_CLK);
  583. else
  584. /* Set LDB clock to USB PLL */
  585. select_ldb_di_clock_source(MXC_PLL3_SW_CLK);
  586. #endif
  587. return 0;
  588. }
  589. static void set_confidx(const struct vpd_cache* vpd)
  590. {
  591. switch (vpd->product_id) {
  592. case VPD_PRODUCT_B450:
  593. confidx = 1;
  594. break;
  595. case VPD_PRODUCT_B650:
  596. confidx = 2;
  597. break;
  598. case VPD_PRODUCT_B850:
  599. confidx = 3;
  600. break;
  601. }
  602. }
  603. int board_init(void)
  604. {
  605. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  606. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  607. setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
  608. read_vpd(CONFIG_SYS_I2C_EEPROM_BUS);
  609. set_confidx(&vpd);
  610. gpio_direction_output(SUS_S3_OUT, 1);
  611. gpio_direction_output(WIFI_EN, 1);
  612. #if defined(CONFIG_VIDEO_IPUV3)
  613. if (is_b850v3())
  614. setup_display_b850v3();
  615. else
  616. setup_display_bx50v3();
  617. #endif
  618. /* address of boot parameters */
  619. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  620. #ifdef CONFIG_MXC_SPI
  621. setup_spi();
  622. #endif
  623. return 0;
  624. }
  625. #ifdef CONFIG_CMD_BMODE
  626. static const struct boot_mode board_boot_modes[] = {
  627. /* 4 bit bus width */
  628. {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  629. {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  630. {NULL, 0},
  631. };
  632. #endif
  633. void pmic_init(void)
  634. {
  635. #define I2C_PMIC 0x2
  636. #define DA9063_I2C_ADDR 0x58
  637. #define DA9063_REG_BCORE2_CFG 0x9D
  638. #define DA9063_REG_BCORE1_CFG 0x9E
  639. #define DA9063_REG_BPRO_CFG 0x9F
  640. #define DA9063_REG_BIO_CFG 0xA0
  641. #define DA9063_REG_BMEM_CFG 0xA1
  642. #define DA9063_REG_BPERI_CFG 0xA2
  643. #define DA9063_BUCK_MODE_MASK 0xC0
  644. #define DA9063_BUCK_MODE_MANUAL 0x00
  645. #define DA9063_BUCK_MODE_SLEEP 0x40
  646. #define DA9063_BUCK_MODE_SYNC 0x80
  647. #define DA9063_BUCK_MODE_AUTO 0xC0
  648. uchar val;
  649. i2c_set_bus_num(I2C_PMIC);
  650. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
  651. val &= ~DA9063_BUCK_MODE_MASK;
  652. val |= DA9063_BUCK_MODE_SYNC;
  653. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
  654. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
  655. val &= ~DA9063_BUCK_MODE_MASK;
  656. val |= DA9063_BUCK_MODE_SYNC;
  657. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
  658. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
  659. val &= ~DA9063_BUCK_MODE_MASK;
  660. val |= DA9063_BUCK_MODE_SYNC;
  661. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
  662. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
  663. val &= ~DA9063_BUCK_MODE_MASK;
  664. val |= DA9063_BUCK_MODE_SYNC;
  665. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
  666. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
  667. val &= ~DA9063_BUCK_MODE_MASK;
  668. val |= DA9063_BUCK_MODE_SYNC;
  669. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
  670. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
  671. val &= ~DA9063_BUCK_MODE_MASK;
  672. val |= DA9063_BUCK_MODE_SYNC;
  673. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
  674. }
  675. int board_late_init(void)
  676. {
  677. process_vpd(&vpd);
  678. #ifdef CONFIG_CMD_BMODE
  679. add_board_boot_modes(board_boot_modes);
  680. #endif
  681. if (is_b850v3())
  682. env_set("videoargs", "video=DP-1:1024x768@60 video=HDMI-A-1:1024x768@60");
  683. /* board specific pmic init */
  684. pmic_init();
  685. check_time();
  686. return 0;
  687. }
  688. /*
  689. * Removes the 'eth[0-9]*addr' environment variable with the given index
  690. *
  691. * @param index [in] the index of the eth_device whose variable is to be removed
  692. */
  693. static void remove_ethaddr_env_var(int index)
  694. {
  695. char env_var_name[9];
  696. sprintf(env_var_name, index == 0 ? "ethaddr" : "eth%daddr", index);
  697. env_set(env_var_name, NULL);
  698. }
  699. int last_stage_init(void)
  700. {
  701. int i;
  702. /*
  703. * Remove first three ethaddr which may have been created by
  704. * function process_vpd().
  705. */
  706. for (i = 0; i < 3; ++i)
  707. remove_ethaddr_env_var(i);
  708. return 0;
  709. }
  710. int checkboard(void)
  711. {
  712. printf("BOARD: %s\n", CONFIG_BOARD_NAME);
  713. return 0;
  714. }
  715. static int do_backlight_enable(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  716. {
  717. #ifdef CONFIG_VIDEO_IPUV3
  718. /* We need at least 200ms between power on and backlight on
  719. * as per specifications from CHI MEI */
  720. mdelay(250);
  721. /* enable backlight PWM 1 */
  722. pwm_init(0, 0, 0);
  723. /* duty cycle 5000000ns, period: 5000000ns */
  724. pwm_config(0, 5000000, 5000000);
  725. /* Backlight Power */
  726. gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
  727. pwm_enable(0);
  728. #endif
  729. return 0;
  730. }
  731. U_BOOT_CMD(
  732. bx50_backlight_enable, 1, 1, do_backlight_enable,
  733. "enable Bx50 backlight",
  734. ""
  735. );