i40e_register.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 2013 - 2018 Intel Corporation. */
  3. #ifndef _I40E_REGISTER_H_
  4. #define _I40E_REGISTER_H_
  5. #define I40E_VFMSIX_PBA1(_i) (0x00002000 + ((_i) * 4)) /* _i=0...19 */ /* Reset: VFLR */
  6. #define I40E_VFMSIX_PBA1_MAX_INDEX 19
  7. #define I40E_VFMSIX_PBA1_PENBIT_SHIFT 0
  8. #define I40E_VFMSIX_PBA1_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA1_PENBIT_SHIFT)
  9. #define I40E_VFMSIX_TADD1(_i) (0x00002100 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  10. #define I40E_VFMSIX_TADD1_MAX_INDEX 639
  11. #define I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT 0
  12. #define I40E_VFMSIX_TADD1_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT)
  13. #define I40E_VFMSIX_TADD1_MSIXTADD_SHIFT 2
  14. #define I40E_VFMSIX_TADD1_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD1_MSIXTADD_SHIFT)
  15. #define I40E_VFMSIX_TMSG1(_i) (0x00002108 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  16. #define I40E_VFMSIX_TMSG1_MAX_INDEX 639
  17. #define I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT 0
  18. #define I40E_VFMSIX_TMSG1_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT)
  19. #define I40E_VFMSIX_TUADD1(_i) (0x00002104 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  20. #define I40E_VFMSIX_TUADD1_MAX_INDEX 639
  21. #define I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT 0
  22. #define I40E_VFMSIX_TUADD1_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT)
  23. #define I40E_VFMSIX_TVCTRL1(_i) (0x0000210C + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  24. #define I40E_VFMSIX_TVCTRL1_MAX_INDEX 639
  25. #define I40E_VFMSIX_TVCTRL1_MASK_SHIFT 0
  26. #define I40E_VFMSIX_TVCTRL1_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL1_MASK_SHIFT)
  27. #define I40E_VF_ARQBAH1 0x00006000 /* Reset: EMPR */
  28. #define I40E_VF_ARQBAH1_ARQBAH_SHIFT 0
  29. #define I40E_VF_ARQBAH1_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH1_ARQBAH_SHIFT)
  30. #define I40E_VF_ARQBAL1 0x00006C00 /* Reset: EMPR */
  31. #define I40E_VF_ARQBAL1_ARQBAL_SHIFT 0
  32. #define I40E_VF_ARQBAL1_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL1_ARQBAL_SHIFT)
  33. #define I40E_VF_ARQH1 0x00007400 /* Reset: EMPR */
  34. #define I40E_VF_ARQH1_ARQH_SHIFT 0
  35. #define I40E_VF_ARQH1_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH1_ARQH_SHIFT)
  36. #define I40E_VF_ARQLEN1 0x00008000 /* Reset: EMPR */
  37. #define I40E_VF_ARQLEN1_ARQLEN_SHIFT 0
  38. #define I40E_VF_ARQLEN1_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN1_ARQLEN_SHIFT)
  39. #define I40E_VF_ARQLEN1_ARQVFE_SHIFT 28
  40. #define I40E_VF_ARQLEN1_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQVFE_SHIFT)
  41. #define I40E_VF_ARQLEN1_ARQOVFL_SHIFT 29
  42. #define I40E_VF_ARQLEN1_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQOVFL_SHIFT)
  43. #define I40E_VF_ARQLEN1_ARQCRIT_SHIFT 30
  44. #define I40E_VF_ARQLEN1_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQCRIT_SHIFT)
  45. #define I40E_VF_ARQLEN1_ARQENABLE_SHIFT 31
  46. #define I40E_VF_ARQLEN1_ARQENABLE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQENABLE_SHIFT)
  47. #define I40E_VF_ARQT1 0x00007000 /* Reset: EMPR */
  48. #define I40E_VF_ARQT1_ARQT_SHIFT 0
  49. #define I40E_VF_ARQT1_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT1_ARQT_SHIFT)
  50. #define I40E_VF_ATQBAH1 0x00007800 /* Reset: EMPR */
  51. #define I40E_VF_ATQBAH1_ATQBAH_SHIFT 0
  52. #define I40E_VF_ATQBAH1_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH1_ATQBAH_SHIFT)
  53. #define I40E_VF_ATQBAL1 0x00007C00 /* Reset: EMPR */
  54. #define I40E_VF_ATQBAL1_ATQBAL_SHIFT 0
  55. #define I40E_VF_ATQBAL1_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL1_ATQBAL_SHIFT)
  56. #define I40E_VF_ATQH1 0x00006400 /* Reset: EMPR */
  57. #define I40E_VF_ATQH1_ATQH_SHIFT 0
  58. #define I40E_VF_ATQH1_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH1_ATQH_SHIFT)
  59. #define I40E_VF_ATQLEN1 0x00006800 /* Reset: EMPR */
  60. #define I40E_VF_ATQLEN1_ATQLEN_SHIFT 0
  61. #define I40E_VF_ATQLEN1_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN1_ATQLEN_SHIFT)
  62. #define I40E_VF_ATQLEN1_ATQVFE_SHIFT 28
  63. #define I40E_VF_ATQLEN1_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQVFE_SHIFT)
  64. #define I40E_VF_ATQLEN1_ATQOVFL_SHIFT 29
  65. #define I40E_VF_ATQLEN1_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQOVFL_SHIFT)
  66. #define I40E_VF_ATQLEN1_ATQCRIT_SHIFT 30
  67. #define I40E_VF_ATQLEN1_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQCRIT_SHIFT)
  68. #define I40E_VF_ATQLEN1_ATQENABLE_SHIFT 31
  69. #define I40E_VF_ATQLEN1_ATQENABLE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQENABLE_SHIFT)
  70. #define I40E_VF_ATQT1 0x00008400 /* Reset: EMPR */
  71. #define I40E_VF_ATQT1_ATQT_SHIFT 0
  72. #define I40E_VF_ATQT1_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT1_ATQT_SHIFT)
  73. #define I40E_VFGEN_RSTAT 0x00008800 /* Reset: VFR */
  74. #define I40E_VFGEN_RSTAT_VFR_STATE_SHIFT 0
  75. #define I40E_VFGEN_RSTAT_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT_VFR_STATE_SHIFT)
  76. #define I40E_VFINT_DYN_CTL01 0x00005C00 /* Reset: VFR */
  77. #define I40E_VFINT_DYN_CTL01_INTENA_SHIFT 0
  78. #define I40E_VFINT_DYN_CTL01_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_SHIFT)
  79. #define I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT 1
  80. #define I40E_VFINT_DYN_CTL01_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT)
  81. #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT 2
  82. #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT)
  83. #define I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT 3
  84. #define I40E_VFINT_DYN_CTL01_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT)
  85. #define I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT 5
  86. #define I40E_VFINT_DYN_CTL01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT)
  87. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT 24
  88. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT)
  89. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT 25
  90. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT)
  91. #define I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT 31
  92. #define I40E_VFINT_DYN_CTL01_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT)
  93. #define I40E_VFINT_DYN_CTLN1(_INTVF) (0x00003800 + ((_INTVF) * 4)) /* _i=0...15 */ /* Reset: VFR */
  94. #define I40E_VFINT_DYN_CTLN1_MAX_INDEX 15
  95. #define I40E_VFINT_DYN_CTLN1_INTENA_SHIFT 0
  96. #define I40E_VFINT_DYN_CTLN1_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_SHIFT)
  97. #define I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT 1
  98. #define I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT)
  99. #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT 2
  100. #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT)
  101. #define I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT 3
  102. #define I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT)
  103. #define I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT 5
  104. #define I40E_VFINT_DYN_CTLN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT)
  105. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT 24
  106. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT)
  107. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT 25
  108. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT)
  109. #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT 31
  110. #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT)
  111. #define I40E_VFINT_ICR0_ENA1 0x00005000 /* Reset: CORER */
  112. #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT 25
  113. #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT)
  114. #define I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT 30
  115. #define I40E_VFINT_ICR0_ENA1_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT)
  116. #define I40E_VFINT_ICR0_ENA1_RSVD_SHIFT 31
  117. #define I40E_VFINT_ICR0_ENA1_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_RSVD_SHIFT)
  118. #define I40E_VFINT_ICR01 0x00004800 /* Reset: CORER */
  119. #define I40E_VFINT_ICR01_INTEVENT_SHIFT 0
  120. #define I40E_VFINT_ICR01_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_INTEVENT_SHIFT)
  121. #define I40E_VFINT_ICR01_QUEUE_0_SHIFT 1
  122. #define I40E_VFINT_ICR01_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_0_SHIFT)
  123. #define I40E_VFINT_ICR01_QUEUE_1_SHIFT 2
  124. #define I40E_VFINT_ICR01_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_1_SHIFT)
  125. #define I40E_VFINT_ICR01_QUEUE_2_SHIFT 3
  126. #define I40E_VFINT_ICR01_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_2_SHIFT)
  127. #define I40E_VFINT_ICR01_QUEUE_3_SHIFT 4
  128. #define I40E_VFINT_ICR01_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_3_SHIFT)
  129. #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT 25
  130. #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT)
  131. #define I40E_VFINT_ICR01_ADMINQ_SHIFT 30
  132. #define I40E_VFINT_ICR01_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_ADMINQ_SHIFT)
  133. #define I40E_VFINT_ICR01_SWINT_SHIFT 31
  134. #define I40E_VFINT_ICR01_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_SWINT_SHIFT)
  135. #define I40E_VFINT_ITR01(_i) (0x00004C00 + ((_i) * 4)) /* _i=0...2 */ /* Reset: VFR */
  136. #define I40E_VFINT_ITR01_MAX_INDEX 2
  137. #define I40E_VFINT_ITR01_INTERVAL_SHIFT 0
  138. #define I40E_VFINT_ITR01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR01_INTERVAL_SHIFT)
  139. #define I40E_VFINT_ITRN1(_i, _INTVF) (0x00002800 + ((_i) * 64 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...15 */ /* Reset: VFR */
  140. #define I40E_VFINT_ITRN1_MAX_INDEX 2
  141. #define I40E_VFINT_ITRN1_INTERVAL_SHIFT 0
  142. #define I40E_VFINT_ITRN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN1_INTERVAL_SHIFT)
  143. #define I40E_VFINT_STAT_CTL01 0x00005400 /* Reset: CORER */
  144. #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT 2
  145. #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT)
  146. #define I40E_QRX_TAIL1(_Q) (0x00002000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: CORER */
  147. #define I40E_QRX_TAIL1_MAX_INDEX 15
  148. #define I40E_QRX_TAIL1_TAIL_SHIFT 0
  149. #define I40E_QRX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL1_TAIL_SHIFT)
  150. #define I40E_QTX_TAIL1(_Q) (0x00000000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: PFR */
  151. #define I40E_QTX_TAIL1_MAX_INDEX 15
  152. #define I40E_QTX_TAIL1_TAIL_SHIFT 0
  153. #define I40E_QTX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL1_TAIL_SHIFT)
  154. #define I40E_VFMSIX_PBA 0x00002000 /* Reset: VFLR */
  155. #define I40E_VFMSIX_PBA_PENBIT_SHIFT 0
  156. #define I40E_VFMSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA_PENBIT_SHIFT)
  157. #define I40E_VFMSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  158. #define I40E_VFMSIX_TADD_MAX_INDEX 16
  159. #define I40E_VFMSIX_TADD_MSIXTADD10_SHIFT 0
  160. #define I40E_VFMSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD_MSIXTADD10_SHIFT)
  161. #define I40E_VFMSIX_TADD_MSIXTADD_SHIFT 2
  162. #define I40E_VFMSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD_MSIXTADD_SHIFT)
  163. #define I40E_VFMSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  164. #define I40E_VFMSIX_TMSG_MAX_INDEX 16
  165. #define I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT 0
  166. #define I40E_VFMSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT)
  167. #define I40E_VFMSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  168. #define I40E_VFMSIX_TUADD_MAX_INDEX 16
  169. #define I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT 0
  170. #define I40E_VFMSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT)
  171. #define I40E_VFMSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  172. #define I40E_VFMSIX_TVCTRL_MAX_INDEX 16
  173. #define I40E_VFMSIX_TVCTRL_MASK_SHIFT 0
  174. #define I40E_VFMSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL_MASK_SHIFT)
  175. #define I40E_VFCM_PE_ERRDATA 0x0000DC00 /* Reset: VFR */
  176. #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0
  177. #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT)
  178. #define I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT 4
  179. #define I40E_VFCM_PE_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT)
  180. #define I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT 8
  181. #define I40E_VFCM_PE_ERRDATA_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT)
  182. #define I40E_VFCM_PE_ERRINFO 0x0000D800 /* Reset: VFR */
  183. #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0
  184. #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT)
  185. #define I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT 4
  186. #define I40E_VFCM_PE_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT)
  187. #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  188. #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT)
  189. #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  190. #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT)
  191. #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  192. #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT)
  193. #define I40E_VFQF_HENA(_i) (0x0000C400 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */
  194. #define I40E_VFQF_HENA_MAX_INDEX 1
  195. #define I40E_VFQF_HENA_PTYPE_ENA_SHIFT 0
  196. #define I40E_VFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA_PTYPE_ENA_SHIFT)
  197. #define I40E_VFQF_HKEY(_i) (0x0000CC00 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */
  198. #define I40E_VFQF_HKEY_MAX_INDEX 12
  199. #define I40E_VFQF_HKEY_KEY_0_SHIFT 0
  200. #define I40E_VFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_0_SHIFT)
  201. #define I40E_VFQF_HKEY_KEY_1_SHIFT 8
  202. #define I40E_VFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_1_SHIFT)
  203. #define I40E_VFQF_HKEY_KEY_2_SHIFT 16
  204. #define I40E_VFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_2_SHIFT)
  205. #define I40E_VFQF_HKEY_KEY_3_SHIFT 24
  206. #define I40E_VFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_3_SHIFT)
  207. #define I40E_VFQF_HLUT(_i) (0x0000D000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  208. #define I40E_VFQF_HLUT_MAX_INDEX 15
  209. #define I40E_VFQF_HLUT_LUT0_SHIFT 0
  210. #define I40E_VFQF_HLUT_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT0_SHIFT)
  211. #define I40E_VFQF_HLUT_LUT1_SHIFT 8
  212. #define I40E_VFQF_HLUT_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT1_SHIFT)
  213. #define I40E_VFQF_HLUT_LUT2_SHIFT 16
  214. #define I40E_VFQF_HLUT_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT2_SHIFT)
  215. #define I40E_VFQF_HLUT_LUT3_SHIFT 24
  216. #define I40E_VFQF_HLUT_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT3_SHIFT)
  217. #define I40E_VFQF_HREGION(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...7 */ /* Reset: CORER */
  218. #define I40E_VFQF_HREGION_MAX_INDEX 7
  219. #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0
  220. #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT)
  221. #define I40E_VFQF_HREGION_REGION_0_SHIFT 1
  222. #define I40E_VFQF_HREGION_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_0_SHIFT)
  223. #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4
  224. #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT)
  225. #define I40E_VFQF_HREGION_REGION_1_SHIFT 5
  226. #define I40E_VFQF_HREGION_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_1_SHIFT)
  227. #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8
  228. #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT)
  229. #define I40E_VFQF_HREGION_REGION_2_SHIFT 9
  230. #define I40E_VFQF_HREGION_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_2_SHIFT)
  231. #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12
  232. #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT)
  233. #define I40E_VFQF_HREGION_REGION_3_SHIFT 13
  234. #define I40E_VFQF_HREGION_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_3_SHIFT)
  235. #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16
  236. #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT)
  237. #define I40E_VFQF_HREGION_REGION_4_SHIFT 17
  238. #define I40E_VFQF_HREGION_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_4_SHIFT)
  239. #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20
  240. #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT)
  241. #define I40E_VFQF_HREGION_REGION_5_SHIFT 21
  242. #define I40E_VFQF_HREGION_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_5_SHIFT)
  243. #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24
  244. #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT)
  245. #define I40E_VFQF_HREGION_REGION_6_SHIFT 25
  246. #define I40E_VFQF_HREGION_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_6_SHIFT)
  247. #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28
  248. #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT)
  249. #define I40E_VFQF_HREGION_REGION_7_SHIFT 29
  250. #define I40E_VFQF_HREGION_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_7_SHIFT)
  251. #define I40E_VFINT_DYN_CTL01_WB_ON_ITR_SHIFT 30
  252. #define I40E_VFINT_DYN_CTL01_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_WB_ON_ITR_SHIFT)
  253. #define I40E_VFINT_DYN_CTLN1_WB_ON_ITR_SHIFT 30
  254. #define I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_WB_ON_ITR_SHIFT)
  255. #define I40E_VFPE_AEQALLOC1 0x0000A400 /* Reset: VFR */
  256. #define I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT 0
  257. #define I40E_VFPE_AEQALLOC1_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT)
  258. #define I40E_VFPE_CCQPHIGH1 0x00009800 /* Reset: VFR */
  259. #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT 0
  260. #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT)
  261. #define I40E_VFPE_CCQPLOW1 0x0000AC00 /* Reset: VFR */
  262. #define I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT 0
  263. #define I40E_VFPE_CCQPLOW1_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT)
  264. #define I40E_VFPE_CCQPSTATUS1 0x0000B800 /* Reset: VFR */
  265. #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT 0
  266. #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT)
  267. #define I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_SHIFT 4
  268. #define I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_SHIFT)
  269. #define I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_SHIFT 16
  270. #define I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_SHIFT)
  271. #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT 31
  272. #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT)
  273. #define I40E_VFPE_CQACK1 0x0000B000 /* Reset: VFR */
  274. #define I40E_VFPE_CQACK1_PECQID_SHIFT 0
  275. #define I40E_VFPE_CQACK1_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQACK1_PECQID_SHIFT)
  276. #define I40E_VFPE_CQARM1 0x0000B400 /* Reset: VFR */
  277. #define I40E_VFPE_CQARM1_PECQID_SHIFT 0
  278. #define I40E_VFPE_CQARM1_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQARM1_PECQID_SHIFT)
  279. #define I40E_VFPE_CQPDB1 0x0000BC00 /* Reset: VFR */
  280. #define I40E_VFPE_CQPDB1_WQHEAD_SHIFT 0
  281. #define I40E_VFPE_CQPDB1_WQHEAD_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPDB1_WQHEAD_SHIFT)
  282. #define I40E_VFPE_CQPERRCODES1 0x00009C00 /* Reset: VFR */
  283. #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT 0
  284. #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT)
  285. #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT 16
  286. #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT)
  287. #define I40E_VFPE_CQPTAIL1 0x0000A000 /* Reset: VFR */
  288. #define I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT 0
  289. #define I40E_VFPE_CQPTAIL1_WQTAIL_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT)
  290. #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT 31
  291. #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT)
  292. #define I40E_VFPE_IPCONFIG01 0x00008C00 /* Reset: VFR */
  293. #define I40E_VFPE_IPCONFIG01_PEIPID_SHIFT 0
  294. #define I40E_VFPE_IPCONFIG01_PEIPID_MASK I40E_MASK(0xFFFF, I40E_VFPE_IPCONFIG01_PEIPID_SHIFT)
  295. #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT 16
  296. #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT)
  297. #define I40E_VFPE_MRTEIDXMASK1 0x00009000 /* Reset: VFR */
  298. #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT 0
  299. #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT)
  300. #define I40E_VFPE_RCVUNEXPECTEDERROR1 0x00009400 /* Reset: VFR */
  301. #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT 0
  302. #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT)
  303. #define I40E_VFPE_TCPNOWTIMER1 0x0000A800 /* Reset: VFR */
  304. #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT 0
  305. #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT)
  306. #define I40E_VFPE_WQEALLOC1 0x0000C000 /* Reset: VFR */
  307. #define I40E_VFPE_WQEALLOC1_PEQPID_SHIFT 0
  308. #define I40E_VFPE_WQEALLOC1_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_VFPE_WQEALLOC1_PEQPID_SHIFT)
  309. #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT 20
  310. #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT)
  311. #endif /* _I40E_REGISTER_H_ */