board.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  4. * Copyright (C) 2017, Grinn - http://grinn-global.com/
  5. */
  6. #include <common.h>
  7. #include <asm/arch/chilisom.h>
  8. #include <asm/arch/cpu.h>
  9. #include <asm/arch/hardware.h>
  10. #include <asm/arch/omap.h>
  11. #include <asm/arch/mem.h>
  12. #include <asm/arch/mmc_host_def.h>
  13. #include <asm/arch/mux.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/emif.h>
  16. #include <asm/io.h>
  17. #include <cpsw.h>
  18. #include <environment.h>
  19. #include <errno.h>
  20. #include <miiphy.h>
  21. #include <serial.h>
  22. #include <spl.h>
  23. #include <watchdog.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. static __maybe_unused struct ctrl_dev *cdev =
  26. (struct ctrl_dev *)CTRL_DEVICE_BASE;
  27. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  28. static struct module_pin_mux uart0_pin_mux[] = {
  29. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
  30. {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
  31. {-1},
  32. };
  33. static struct module_pin_mux mmc0_pin_mux[] = {
  34. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  35. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  36. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  37. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  38. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  39. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  40. {-1},
  41. };
  42. static struct module_pin_mux rmii1_pin_mux[] = {
  43. {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RMII1_CRS */
  44. {OFFSET(mii1_rxerr), MODE(1) | RXACTIVE}, /* RMII1_RXERR */
  45. {OFFSET(mii1_txen), MODE(1)}, /* RMII1_TXEN */
  46. {OFFSET(mii1_txd1), MODE(1)}, /* RMII1_TXD1 */
  47. {OFFSET(mii1_txd0), MODE(1)}, /* RMII1_TXD0 */
  48. {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RMII1_RXD1 */
  49. {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RMII1_RXD0 */
  50. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
  51. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  52. {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_REFCLK */
  53. {-1},
  54. };
  55. static void enable_board_pin_mux(void)
  56. {
  57. chilisom_enable_pin_mux();
  58. /* chiliboard pinmux */
  59. configure_module_pin_mux(rmii1_pin_mux);
  60. configure_module_pin_mux(mmc0_pin_mux);
  61. }
  62. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  63. #ifndef CONFIG_DM_SERIAL
  64. struct serial_device *default_serial_console(void)
  65. {
  66. return &eserial1_device;
  67. }
  68. #endif
  69. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  70. void set_uart_mux_conf(void)
  71. {
  72. configure_module_pin_mux(uart0_pin_mux);
  73. }
  74. void set_mux_conf_regs(void)
  75. {
  76. enable_board_pin_mux();
  77. }
  78. void am33xx_spl_board_init(void)
  79. {
  80. chilisom_spl_board_init();
  81. }
  82. #endif
  83. /*
  84. * Basic board specific setup. Pinmux has been handled already.
  85. */
  86. int board_init(void)
  87. {
  88. #if defined(CONFIG_HW_WATCHDOG)
  89. hw_watchdog_init();
  90. #endif
  91. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  92. gpmc_init();
  93. return 0;
  94. }
  95. #ifdef CONFIG_BOARD_LATE_INIT
  96. int board_late_init(void)
  97. {
  98. #if !defined(CONFIG_SPL_BUILD)
  99. uint8_t mac_addr[6];
  100. uint32_t mac_hi, mac_lo;
  101. /* try reading mac address from efuse */
  102. mac_lo = readl(&cdev->macid0l);
  103. mac_hi = readl(&cdev->macid0h);
  104. mac_addr[0] = mac_hi & 0xFF;
  105. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  106. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  107. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  108. mac_addr[4] = mac_lo & 0xFF;
  109. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  110. if (!env_get("ethaddr")) {
  111. printf("<ethaddr> not set. Validating first E-fuse MAC\n");
  112. if (is_valid_ethaddr(mac_addr))
  113. eth_env_set_enetaddr("ethaddr", mac_addr);
  114. }
  115. mac_lo = readl(&cdev->macid1l);
  116. mac_hi = readl(&cdev->macid1h);
  117. mac_addr[0] = mac_hi & 0xFF;
  118. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  119. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  120. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  121. mac_addr[4] = mac_lo & 0xFF;
  122. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  123. if (!env_get("eth1addr")) {
  124. if (is_valid_ethaddr(mac_addr))
  125. eth_env_set_enetaddr("eth1addr", mac_addr);
  126. }
  127. #endif
  128. return 0;
  129. }
  130. #endif
  131. #if !defined(CONFIG_DM_ETH) && defined(CONFIG_DRIVER_TI_CPSW) && \
  132. !defined(CONFIG_SPL_BUILD)
  133. static void cpsw_control(int enabled)
  134. {
  135. /* VTP can be added here */
  136. return;
  137. }
  138. static struct cpsw_slave_data cpsw_slaves[] = {
  139. {
  140. .slave_reg_ofs = 0x208,
  141. .sliver_reg_ofs = 0xd80,
  142. .phy_addr = 0,
  143. }
  144. };
  145. static struct cpsw_platform_data cpsw_data = {
  146. .mdio_base = CPSW_MDIO_BASE,
  147. .cpsw_base = CPSW_BASE,
  148. .mdio_div = 0xff,
  149. .channels = 8,
  150. .cpdma_reg_ofs = 0x800,
  151. .slaves = 1,
  152. .slave_data = cpsw_slaves,
  153. .ale_reg_ofs = 0xd00,
  154. .ale_entries = 1024,
  155. .host_port_reg_ofs = 0x108,
  156. .hw_stats_reg_ofs = 0x900,
  157. .bd_ram_ofs = 0x2000,
  158. .mac_control = (1 << 5),
  159. .control = cpsw_control,
  160. .host_port_num = 0,
  161. .version = CPSW_CTRL_VERSION_2,
  162. };
  163. int board_eth_init(bd_t *bis)
  164. {
  165. int rv, n = 0;
  166. writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
  167. cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
  168. rv = cpsw_register(&cpsw_data);
  169. if (rv < 0)
  170. printf("Error %d registering CPSW switch\n", rv);
  171. else
  172. n += rv;
  173. return n;
  174. }
  175. #endif