fsl_esdhc.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  4. * Andy Fleming
  5. *
  6. * Based vaguely on the pxa mmc code:
  7. * (C) Copyright 2003
  8. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  9. */
  10. #include <config.h>
  11. #include <common.h>
  12. #include <command.h>
  13. #include <errno.h>
  14. #include <hwconfig.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <power/regulator.h>
  18. #include <malloc.h>
  19. #include <fsl_esdhc.h>
  20. #include <fdt_support.h>
  21. #include <asm/io.h>
  22. #include <dm.h>
  23. #include <asm-generic/gpio.h>
  24. #include <dm/pinctrl.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
  27. IRQSTATEN_CINT | \
  28. IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
  29. IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
  30. IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
  31. IRQSTATEN_DINT)
  32. #define MAX_TUNING_LOOP 40
  33. struct fsl_esdhc {
  34. uint dsaddr; /* SDMA system address register */
  35. uint blkattr; /* Block attributes register */
  36. uint cmdarg; /* Command argument register */
  37. uint xfertyp; /* Transfer type register */
  38. uint cmdrsp0; /* Command response 0 register */
  39. uint cmdrsp1; /* Command response 1 register */
  40. uint cmdrsp2; /* Command response 2 register */
  41. uint cmdrsp3; /* Command response 3 register */
  42. uint datport; /* Buffer data port register */
  43. uint prsstat; /* Present state register */
  44. uint proctl; /* Protocol control register */
  45. uint sysctl; /* System Control Register */
  46. uint irqstat; /* Interrupt status register */
  47. uint irqstaten; /* Interrupt status enable register */
  48. uint irqsigen; /* Interrupt signal enable register */
  49. uint autoc12err; /* Auto CMD error status register */
  50. uint hostcapblt; /* Host controller capabilities register */
  51. uint wml; /* Watermark level register */
  52. uint mixctrl; /* For USDHC */
  53. char reserved1[4]; /* reserved */
  54. uint fevt; /* Force event register */
  55. uint admaes; /* ADMA error status register */
  56. uint adsaddr; /* ADMA system address register */
  57. char reserved2[4];
  58. uint dllctrl;
  59. uint dllstat;
  60. uint clktunectrlstatus;
  61. char reserved3[4];
  62. uint strobe_dllctrl;
  63. uint strobe_dllstat;
  64. char reserved4[72];
  65. uint vendorspec;
  66. uint mmcboot;
  67. uint vendorspec2;
  68. uint tuning_ctrl; /* on i.MX6/7/8 */
  69. char reserved5[44];
  70. uint hostver; /* Host controller version register */
  71. char reserved6[4]; /* reserved */
  72. uint dmaerraddr; /* DMA error address register */
  73. char reserved7[4]; /* reserved */
  74. uint dmaerrattr; /* DMA error attribute register */
  75. char reserved8[4]; /* reserved */
  76. uint hostcapblt2; /* Host controller capabilities register 2 */
  77. char reserved9[8]; /* reserved */
  78. uint tcr; /* Tuning control register */
  79. char reserved10[28]; /* reserved */
  80. uint sddirctl; /* SD direction control register */
  81. char reserved11[712];/* reserved */
  82. uint scr; /* eSDHC control register */
  83. };
  84. struct fsl_esdhc_plat {
  85. struct mmc_config cfg;
  86. struct mmc mmc;
  87. };
  88. struct esdhc_soc_data {
  89. u32 flags;
  90. u32 caps;
  91. };
  92. /**
  93. * struct fsl_esdhc_priv
  94. *
  95. * @esdhc_regs: registers of the sdhc controller
  96. * @sdhc_clk: Current clk of the sdhc controller
  97. * @bus_width: bus width, 1bit, 4bit or 8bit
  98. * @cfg: mmc config
  99. * @mmc: mmc
  100. * Following is used when Driver Model is enabled for MMC
  101. * @dev: pointer for the device
  102. * @non_removable: 0: removable; 1: non-removable
  103. * @wp_enable: 1: enable checking wp; 0: no check
  104. * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
  105. * @flags: ESDHC_FLAG_xx in include/fsl_esdhc.h
  106. * @caps: controller capabilities
  107. * @tuning_step: tuning step setting in tuning_ctrl register
  108. * @start_tuning_tap: the start point for tuning in tuning_ctrl register
  109. * @strobe_dll_delay_target: settings in strobe_dllctrl
  110. * @signal_voltage: indicating the current voltage
  111. * @cd_gpio: gpio for card detection
  112. * @wp_gpio: gpio for write protection
  113. */
  114. struct fsl_esdhc_priv {
  115. struct fsl_esdhc *esdhc_regs;
  116. unsigned int sdhc_clk;
  117. unsigned int clock;
  118. unsigned int mode;
  119. unsigned int bus_width;
  120. #if !CONFIG_IS_ENABLED(BLK)
  121. struct mmc *mmc;
  122. #endif
  123. struct udevice *dev;
  124. int non_removable;
  125. int wp_enable;
  126. int vs18_enable;
  127. u32 flags;
  128. u32 caps;
  129. u32 tuning_step;
  130. u32 tuning_start_tap;
  131. u32 strobe_dll_delay_target;
  132. u32 signal_voltage;
  133. #if IS_ENABLED(CONFIG_DM_REGULATOR)
  134. struct udevice *vqmmc_dev;
  135. struct udevice *vmmc_dev;
  136. #endif
  137. #ifdef CONFIG_DM_GPIO
  138. struct gpio_desc cd_gpio;
  139. struct gpio_desc wp_gpio;
  140. #endif
  141. };
  142. /* Return the XFERTYP flags for a given command and data packet */
  143. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  144. {
  145. uint xfertyp = 0;
  146. if (data) {
  147. xfertyp |= XFERTYP_DPSEL;
  148. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  149. xfertyp |= XFERTYP_DMAEN;
  150. #endif
  151. if (data->blocks > 1) {
  152. xfertyp |= XFERTYP_MSBSEL;
  153. xfertyp |= XFERTYP_BCEN;
  154. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  155. xfertyp |= XFERTYP_AC12EN;
  156. #endif
  157. }
  158. if (data->flags & MMC_DATA_READ)
  159. xfertyp |= XFERTYP_DTDSEL;
  160. }
  161. if (cmd->resp_type & MMC_RSP_CRC)
  162. xfertyp |= XFERTYP_CCCEN;
  163. if (cmd->resp_type & MMC_RSP_OPCODE)
  164. xfertyp |= XFERTYP_CICEN;
  165. if (cmd->resp_type & MMC_RSP_136)
  166. xfertyp |= XFERTYP_RSPTYP_136;
  167. else if (cmd->resp_type & MMC_RSP_BUSY)
  168. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  169. else if (cmd->resp_type & MMC_RSP_PRESENT)
  170. xfertyp |= XFERTYP_RSPTYP_48;
  171. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  172. xfertyp |= XFERTYP_CMDTYP_ABORT;
  173. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  174. }
  175. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  176. /*
  177. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  178. */
  179. static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
  180. struct mmc_data *data)
  181. {
  182. struct fsl_esdhc *regs = priv->esdhc_regs;
  183. uint blocks;
  184. char *buffer;
  185. uint databuf;
  186. uint size;
  187. uint irqstat;
  188. ulong start;
  189. if (data->flags & MMC_DATA_READ) {
  190. blocks = data->blocks;
  191. buffer = data->dest;
  192. while (blocks) {
  193. start = get_timer(0);
  194. size = data->blocksize;
  195. irqstat = esdhc_read32(&regs->irqstat);
  196. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
  197. if (get_timer(start) > PIO_TIMEOUT) {
  198. printf("\nData Read Failed in PIO Mode.");
  199. return;
  200. }
  201. }
  202. while (size && (!(irqstat & IRQSTAT_TC))) {
  203. udelay(100); /* Wait before last byte transfer complete */
  204. irqstat = esdhc_read32(&regs->irqstat);
  205. databuf = in_le32(&regs->datport);
  206. *((uint *)buffer) = databuf;
  207. buffer += 4;
  208. size -= 4;
  209. }
  210. blocks--;
  211. }
  212. } else {
  213. blocks = data->blocks;
  214. buffer = (char *)data->src;
  215. while (blocks) {
  216. start = get_timer(0);
  217. size = data->blocksize;
  218. irqstat = esdhc_read32(&regs->irqstat);
  219. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
  220. if (get_timer(start) > PIO_TIMEOUT) {
  221. printf("\nData Write Failed in PIO Mode.");
  222. return;
  223. }
  224. }
  225. while (size && (!(irqstat & IRQSTAT_TC))) {
  226. udelay(100); /* Wait before last byte transfer complete */
  227. databuf = *((uint *)buffer);
  228. buffer += 4;
  229. size -= 4;
  230. irqstat = esdhc_read32(&regs->irqstat);
  231. out_le32(&regs->datport, databuf);
  232. }
  233. blocks--;
  234. }
  235. }
  236. }
  237. #endif
  238. static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
  239. struct mmc_data *data)
  240. {
  241. int timeout;
  242. struct fsl_esdhc *regs = priv->esdhc_regs;
  243. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  244. defined(CONFIG_MX8M)
  245. dma_addr_t addr;
  246. #endif
  247. uint wml_value;
  248. wml_value = data->blocksize/4;
  249. if (data->flags & MMC_DATA_READ) {
  250. if (wml_value > WML_RD_WML_MAX)
  251. wml_value = WML_RD_WML_MAX_VAL;
  252. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  253. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  254. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  255. defined(CONFIG_MX8M)
  256. addr = virt_to_phys((void *)(data->dest));
  257. if (upper_32_bits(addr))
  258. printf("Error found for upper 32 bits\n");
  259. else
  260. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  261. #else
  262. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  263. #endif
  264. #endif
  265. } else {
  266. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  267. flush_dcache_range((ulong)data->src,
  268. (ulong)data->src+data->blocks
  269. *data->blocksize);
  270. #endif
  271. if (wml_value > WML_WR_WML_MAX)
  272. wml_value = WML_WR_WML_MAX_VAL;
  273. if (priv->wp_enable) {
  274. if ((esdhc_read32(&regs->prsstat) &
  275. PRSSTAT_WPSPL) == 0) {
  276. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  277. return -ETIMEDOUT;
  278. }
  279. }
  280. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  281. wml_value << 16);
  282. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  283. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  284. defined(CONFIG_MX8M)
  285. addr = virt_to_phys((void *)(data->src));
  286. if (upper_32_bits(addr))
  287. printf("Error found for upper 32 bits\n");
  288. else
  289. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  290. #else
  291. esdhc_write32(&regs->dsaddr, (u32)data->src);
  292. #endif
  293. #endif
  294. }
  295. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  296. /* Calculate the timeout period for data transactions */
  297. /*
  298. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  299. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  300. * So, Number of SD Clock cycles for 0.25sec should be minimum
  301. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  302. * = (mmc->clock * 1/4) SD Clock cycles
  303. * As 1) >= 2)
  304. * => (2^(timeout+13)) >= mmc->clock * 1/4
  305. * Taking log2 both the sides
  306. * => timeout + 13 >= log2(mmc->clock/4)
  307. * Rounding up to next power of 2
  308. * => timeout + 13 = log2(mmc->clock/4) + 1
  309. * => timeout + 13 = fls(mmc->clock/4)
  310. *
  311. * However, the MMC spec "It is strongly recommended for hosts to
  312. * implement more than 500ms timeout value even if the card
  313. * indicates the 250ms maximum busy length." Even the previous
  314. * value of 300ms is known to be insufficient for some cards.
  315. * So, we use
  316. * => timeout + 13 = fls(mmc->clock/2)
  317. */
  318. timeout = fls(mmc->clock/2);
  319. timeout -= 13;
  320. if (timeout > 14)
  321. timeout = 14;
  322. if (timeout < 0)
  323. timeout = 0;
  324. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  325. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  326. timeout++;
  327. #endif
  328. #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  329. timeout = 0xE;
  330. #endif
  331. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  332. return 0;
  333. }
  334. static void check_and_invalidate_dcache_range
  335. (struct mmc_cmd *cmd,
  336. struct mmc_data *data) {
  337. unsigned start = 0;
  338. unsigned end = 0;
  339. unsigned size = roundup(ARCH_DMA_MINALIGN,
  340. data->blocks*data->blocksize);
  341. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  342. defined(CONFIG_MX8M)
  343. dma_addr_t addr;
  344. addr = virt_to_phys((void *)(data->dest));
  345. if (upper_32_bits(addr))
  346. printf("Error found for upper 32 bits\n");
  347. else
  348. start = lower_32_bits(addr);
  349. #else
  350. start = (unsigned)data->dest;
  351. #endif
  352. end = start + size;
  353. invalidate_dcache_range(start, end);
  354. }
  355. /*
  356. * Sends a command out on the bus. Takes the mmc pointer,
  357. * a command pointer, and an optional data pointer.
  358. */
  359. static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
  360. struct mmc_cmd *cmd, struct mmc_data *data)
  361. {
  362. int err = 0;
  363. uint xfertyp;
  364. uint irqstat;
  365. u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
  366. struct fsl_esdhc *regs = priv->esdhc_regs;
  367. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  368. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  369. return 0;
  370. #endif
  371. esdhc_write32(&regs->irqstat, -1);
  372. sync();
  373. /* Wait for the bus to be idle */
  374. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  375. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  376. ;
  377. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  378. ;
  379. /* Wait at least 8 SD clock cycles before the next command */
  380. /*
  381. * Note: This is way more than 8 cycles, but 1ms seems to
  382. * resolve timing issues with some cards
  383. */
  384. udelay(1000);
  385. /* Set up for a data transfer if we have one */
  386. if (data) {
  387. err = esdhc_setup_data(priv, mmc, data);
  388. if(err)
  389. return err;
  390. if (data->flags & MMC_DATA_READ)
  391. check_and_invalidate_dcache_range(cmd, data);
  392. }
  393. /* Figure out the transfer arguments */
  394. xfertyp = esdhc_xfertyp(cmd, data);
  395. /* Mask all irqs */
  396. esdhc_write32(&regs->irqsigen, 0);
  397. /* Send the command */
  398. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  399. #if defined(CONFIG_FSL_USDHC)
  400. esdhc_write32(&regs->mixctrl,
  401. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
  402. | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
  403. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  404. #else
  405. esdhc_write32(&regs->xfertyp, xfertyp);
  406. #endif
  407. if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
  408. (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
  409. flags = IRQSTAT_BRR;
  410. /* Wait for the command to complete */
  411. while (!(esdhc_read32(&regs->irqstat) & flags))
  412. ;
  413. irqstat = esdhc_read32(&regs->irqstat);
  414. if (irqstat & CMD_ERR) {
  415. err = -ECOMM;
  416. goto out;
  417. }
  418. if (irqstat & IRQSTAT_CTOE) {
  419. err = -ETIMEDOUT;
  420. goto out;
  421. }
  422. /* Switch voltage to 1.8V if CMD11 succeeded */
  423. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
  424. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  425. printf("Run CMD11 1.8V switch\n");
  426. /* Sleep for 5 ms - max time for card to switch to 1.8V */
  427. udelay(5000);
  428. }
  429. /* Workaround for ESDHC errata ENGcm03648 */
  430. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  431. int timeout = 6000;
  432. /* Poll on DATA0 line for cmd with busy signal for 600 ms */
  433. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  434. PRSSTAT_DAT0)) {
  435. udelay(100);
  436. timeout--;
  437. }
  438. if (timeout <= 0) {
  439. printf("Timeout waiting for DAT0 to go high!\n");
  440. err = -ETIMEDOUT;
  441. goto out;
  442. }
  443. }
  444. /* Copy the response to the response buffer */
  445. if (cmd->resp_type & MMC_RSP_136) {
  446. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  447. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  448. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  449. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  450. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  451. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  452. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  453. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  454. cmd->response[3] = (cmdrsp0 << 8);
  455. } else
  456. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  457. /* Wait until all of the blocks are transferred */
  458. if (data) {
  459. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  460. esdhc_pio_read_write(priv, data);
  461. #else
  462. flags = DATA_COMPLETE;
  463. if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
  464. (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
  465. flags = IRQSTAT_BRR;
  466. }
  467. do {
  468. irqstat = esdhc_read32(&regs->irqstat);
  469. if (irqstat & IRQSTAT_DTOE) {
  470. err = -ETIMEDOUT;
  471. goto out;
  472. }
  473. if (irqstat & DATA_ERR) {
  474. err = -ECOMM;
  475. goto out;
  476. }
  477. } while ((irqstat & flags) != flags);
  478. /*
  479. * Need invalidate the dcache here again to avoid any
  480. * cache-fill during the DMA operations such as the
  481. * speculative pre-fetching etc.
  482. */
  483. if (data->flags & MMC_DATA_READ)
  484. check_and_invalidate_dcache_range(cmd, data);
  485. #endif
  486. }
  487. out:
  488. /* Reset CMD and DATA portions on error */
  489. if (err) {
  490. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  491. SYSCTL_RSTC);
  492. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  493. ;
  494. if (data) {
  495. esdhc_write32(&regs->sysctl,
  496. esdhc_read32(&regs->sysctl) |
  497. SYSCTL_RSTD);
  498. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  499. ;
  500. }
  501. /* If this was CMD11, then notify that power cycle is needed */
  502. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
  503. printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
  504. }
  505. esdhc_write32(&regs->irqstat, -1);
  506. return err;
  507. }
  508. static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
  509. {
  510. struct fsl_esdhc *regs = priv->esdhc_regs;
  511. int div = 1;
  512. #ifdef ARCH_MXC
  513. #ifdef CONFIG_MX53
  514. /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
  515. int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
  516. #else
  517. int pre_div = 1;
  518. #endif
  519. #else
  520. int pre_div = 2;
  521. #endif
  522. int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
  523. int sdhc_clk = priv->sdhc_clk;
  524. uint clk;
  525. if (clock < mmc->cfg->f_min)
  526. clock = mmc->cfg->f_min;
  527. while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
  528. pre_div *= 2;
  529. while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
  530. div++;
  531. pre_div >>= 1;
  532. div -= 1;
  533. clk = (pre_div << 8) | (div << 4);
  534. #ifdef CONFIG_FSL_USDHC
  535. esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
  536. #else
  537. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  538. #endif
  539. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  540. udelay(10000);
  541. #ifdef CONFIG_FSL_USDHC
  542. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
  543. #else
  544. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
  545. #endif
  546. priv->clock = clock;
  547. }
  548. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  549. static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
  550. {
  551. struct fsl_esdhc *regs = priv->esdhc_regs;
  552. u32 value;
  553. u32 time_out;
  554. value = esdhc_read32(&regs->sysctl);
  555. if (enable)
  556. value |= SYSCTL_CKEN;
  557. else
  558. value &= ~SYSCTL_CKEN;
  559. esdhc_write32(&regs->sysctl, value);
  560. time_out = 20;
  561. value = PRSSTAT_SDSTB;
  562. while (!(esdhc_read32(&regs->prsstat) & value)) {
  563. if (time_out == 0) {
  564. printf("fsl_esdhc: Internal clock never stabilised.\n");
  565. break;
  566. }
  567. time_out--;
  568. mdelay(1);
  569. }
  570. }
  571. #endif
  572. #ifdef MMC_SUPPORTS_TUNING
  573. static int esdhc_change_pinstate(struct udevice *dev)
  574. {
  575. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  576. int ret;
  577. switch (priv->mode) {
  578. case UHS_SDR50:
  579. case UHS_DDR50:
  580. ret = pinctrl_select_state(dev, "state_100mhz");
  581. break;
  582. case UHS_SDR104:
  583. case MMC_HS_200:
  584. ret = pinctrl_select_state(dev, "state_200mhz");
  585. break;
  586. default:
  587. ret = pinctrl_select_state(dev, "default");
  588. break;
  589. }
  590. if (ret)
  591. printf("%s %d error\n", __func__, priv->mode);
  592. return ret;
  593. }
  594. static void esdhc_reset_tuning(struct mmc *mmc)
  595. {
  596. struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
  597. struct fsl_esdhc *regs = priv->esdhc_regs;
  598. if (priv->flags & ESDHC_FLAG_USDHC) {
  599. if (priv->flags & ESDHC_FLAG_STD_TUNING) {
  600. esdhc_clrbits32(&regs->autoc12err,
  601. MIX_CTRL_SMPCLK_SEL |
  602. MIX_CTRL_EXE_TUNE);
  603. }
  604. }
  605. }
  606. static int esdhc_set_timing(struct mmc *mmc)
  607. {
  608. struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
  609. struct fsl_esdhc *regs = priv->esdhc_regs;
  610. u32 mixctrl;
  611. mixctrl = readl(&regs->mixctrl);
  612. mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
  613. switch (mmc->selected_mode) {
  614. case MMC_LEGACY:
  615. case SD_LEGACY:
  616. esdhc_reset_tuning(mmc);
  617. break;
  618. case MMC_HS:
  619. case MMC_HS_52:
  620. case MMC_HS_200:
  621. case SD_HS:
  622. case UHS_SDR12:
  623. case UHS_SDR25:
  624. case UHS_SDR50:
  625. case UHS_SDR104:
  626. writel(mixctrl, &regs->mixctrl);
  627. break;
  628. case UHS_DDR50:
  629. case MMC_DDR_52:
  630. mixctrl |= MIX_CTRL_DDREN;
  631. writel(mixctrl, &regs->mixctrl);
  632. break;
  633. default:
  634. printf("Not supported %d\n", mmc->selected_mode);
  635. return -EINVAL;
  636. }
  637. priv->mode = mmc->selected_mode;
  638. return esdhc_change_pinstate(mmc->dev);
  639. }
  640. static int esdhc_set_voltage(struct mmc *mmc)
  641. {
  642. struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
  643. struct fsl_esdhc *regs = priv->esdhc_regs;
  644. int ret;
  645. priv->signal_voltage = mmc->signal_voltage;
  646. switch (mmc->signal_voltage) {
  647. case MMC_SIGNAL_VOLTAGE_330:
  648. if (priv->vs18_enable)
  649. return -EIO;
  650. #ifdef CONFIG_DM_REGULATOR
  651. if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
  652. ret = regulator_set_value(priv->vqmmc_dev, 3300000);
  653. if (ret) {
  654. printf("Setting to 3.3V error");
  655. return -EIO;
  656. }
  657. /* Wait for 5ms */
  658. mdelay(5);
  659. }
  660. #endif
  661. esdhc_clrbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  662. if (!(esdhc_read32(&regs->vendorspec) &
  663. ESDHC_VENDORSPEC_VSELECT))
  664. return 0;
  665. return -EAGAIN;
  666. case MMC_SIGNAL_VOLTAGE_180:
  667. #ifdef CONFIG_DM_REGULATOR
  668. if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
  669. ret = regulator_set_value(priv->vqmmc_dev, 1800000);
  670. if (ret) {
  671. printf("Setting to 1.8V error");
  672. return -EIO;
  673. }
  674. }
  675. #endif
  676. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  677. if (esdhc_read32(&regs->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
  678. return 0;
  679. return -EAGAIN;
  680. case MMC_SIGNAL_VOLTAGE_120:
  681. return -ENOTSUPP;
  682. default:
  683. return 0;
  684. }
  685. }
  686. static void esdhc_stop_tuning(struct mmc *mmc)
  687. {
  688. struct mmc_cmd cmd;
  689. cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
  690. cmd.cmdarg = 0;
  691. cmd.resp_type = MMC_RSP_R1b;
  692. dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
  693. }
  694. static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
  695. {
  696. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  697. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  698. struct fsl_esdhc *regs = priv->esdhc_regs;
  699. struct mmc *mmc = &plat->mmc;
  700. u32 irqstaten = readl(&regs->irqstaten);
  701. u32 irqsigen = readl(&regs->irqsigen);
  702. int i, ret = -ETIMEDOUT;
  703. u32 val, mixctrl;
  704. /* clock tuning is not needed for upto 52MHz */
  705. if (mmc->clock <= 52000000)
  706. return 0;
  707. /* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
  708. if (priv->flags & ESDHC_FLAG_STD_TUNING) {
  709. val = readl(&regs->autoc12err);
  710. mixctrl = readl(&regs->mixctrl);
  711. val &= ~MIX_CTRL_SMPCLK_SEL;
  712. mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
  713. val |= MIX_CTRL_EXE_TUNE;
  714. mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
  715. writel(val, &regs->autoc12err);
  716. writel(mixctrl, &regs->mixctrl);
  717. }
  718. /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
  719. mixctrl = readl(&regs->mixctrl);
  720. mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
  721. writel(mixctrl, &regs->mixctrl);
  722. writel(IRQSTATEN_BRR, &regs->irqstaten);
  723. writel(IRQSTATEN_BRR, &regs->irqsigen);
  724. /*
  725. * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
  726. * of loops reaches 40 times.
  727. */
  728. for (i = 0; i < MAX_TUNING_LOOP; i++) {
  729. u32 ctrl;
  730. if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
  731. if (mmc->bus_width == 8)
  732. writel(0x7080, &regs->blkattr);
  733. else if (mmc->bus_width == 4)
  734. writel(0x7040, &regs->blkattr);
  735. } else {
  736. writel(0x7040, &regs->blkattr);
  737. }
  738. /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
  739. val = readl(&regs->mixctrl);
  740. val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
  741. writel(val, &regs->mixctrl);
  742. /* We are using STD tuning, no need to check return value */
  743. mmc_send_tuning(mmc, opcode, NULL);
  744. ctrl = readl(&regs->autoc12err);
  745. if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
  746. (ctrl & MIX_CTRL_SMPCLK_SEL)) {
  747. /*
  748. * need to wait some time, make sure sd/mmc fininsh
  749. * send out tuning data, otherwise, the sd/mmc can't
  750. * response to any command when the card still out
  751. * put the tuning data.
  752. */
  753. mdelay(1);
  754. ret = 0;
  755. break;
  756. }
  757. /* Add 1ms delay for SD and eMMC */
  758. mdelay(1);
  759. }
  760. writel(irqstaten, &regs->irqstaten);
  761. writel(irqsigen, &regs->irqsigen);
  762. esdhc_stop_tuning(mmc);
  763. return ret;
  764. }
  765. #endif
  766. static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
  767. {
  768. struct fsl_esdhc *regs = priv->esdhc_regs;
  769. int ret __maybe_unused;
  770. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  771. /* Select to use peripheral clock */
  772. esdhc_clock_control(priv, false);
  773. esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
  774. esdhc_clock_control(priv, true);
  775. #endif
  776. /* Set the clock speed */
  777. if (priv->clock != mmc->clock)
  778. set_sysctl(priv, mmc, mmc->clock);
  779. #ifdef MMC_SUPPORTS_TUNING
  780. if (mmc->clk_disable) {
  781. #ifdef CONFIG_FSL_USDHC
  782. esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
  783. #else
  784. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  785. #endif
  786. } else {
  787. #ifdef CONFIG_FSL_USDHC
  788. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
  789. VENDORSPEC_CKEN);
  790. #else
  791. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
  792. #endif
  793. }
  794. if (priv->mode != mmc->selected_mode) {
  795. ret = esdhc_set_timing(mmc);
  796. if (ret) {
  797. printf("esdhc_set_timing error %d\n", ret);
  798. return ret;
  799. }
  800. }
  801. if (priv->signal_voltage != mmc->signal_voltage) {
  802. ret = esdhc_set_voltage(mmc);
  803. if (ret) {
  804. printf("esdhc_set_voltage error %d\n", ret);
  805. return ret;
  806. }
  807. }
  808. #endif
  809. /* Set the bus width */
  810. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  811. if (mmc->bus_width == 4)
  812. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  813. else if (mmc->bus_width == 8)
  814. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  815. return 0;
  816. }
  817. static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
  818. {
  819. struct fsl_esdhc *regs = priv->esdhc_regs;
  820. ulong start;
  821. /* Reset the entire host controller */
  822. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  823. /* Wait until the controller is available */
  824. start = get_timer(0);
  825. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
  826. if (get_timer(start) > 1000)
  827. return -ETIMEDOUT;
  828. }
  829. #if defined(CONFIG_FSL_USDHC)
  830. /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
  831. esdhc_write32(&regs->mmcboot, 0x0);
  832. /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
  833. esdhc_write32(&regs->mixctrl, 0x0);
  834. esdhc_write32(&regs->clktunectrlstatus, 0x0);
  835. /* Put VEND_SPEC to default value */
  836. if (priv->vs18_enable)
  837. esdhc_write32(&regs->vendorspec, (VENDORSPEC_INIT |
  838. ESDHC_VENDORSPEC_VSELECT));
  839. else
  840. esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
  841. /* Disable DLL_CTRL delay line */
  842. esdhc_write32(&regs->dllctrl, 0x0);
  843. #endif
  844. #ifndef ARCH_MXC
  845. /* Enable cache snooping */
  846. esdhc_write32(&regs->scr, 0x00000040);
  847. #endif
  848. #ifndef CONFIG_FSL_USDHC
  849. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  850. #else
  851. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
  852. #endif
  853. /* Set the initial clock speed */
  854. mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
  855. /* Disable the BRR and BWR bits in IRQSTAT */
  856. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  857. /* Put the PROCTL reg back to the default */
  858. esdhc_write32(&regs->proctl, PROCTL_INIT);
  859. /* Set timout to the maximum value */
  860. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  861. return 0;
  862. }
  863. static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
  864. {
  865. struct fsl_esdhc *regs = priv->esdhc_regs;
  866. int timeout = 1000;
  867. #ifdef CONFIG_ESDHC_DETECT_QUIRK
  868. if (CONFIG_ESDHC_DETECT_QUIRK)
  869. return 1;
  870. #endif
  871. #if CONFIG_IS_ENABLED(DM_MMC)
  872. if (priv->non_removable)
  873. return 1;
  874. #ifdef CONFIG_DM_GPIO
  875. if (dm_gpio_is_valid(&priv->cd_gpio))
  876. return dm_gpio_get_value(&priv->cd_gpio);
  877. #endif
  878. #endif
  879. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  880. udelay(1000);
  881. return timeout > 0;
  882. }
  883. static int esdhc_reset(struct fsl_esdhc *regs)
  884. {
  885. ulong start;
  886. /* reset the controller */
  887. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  888. /* hardware clears the bit when it is done */
  889. start = get_timer(0);
  890. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
  891. if (get_timer(start) > 100) {
  892. printf("MMC/SD: Reset never completed.\n");
  893. return -ETIMEDOUT;
  894. }
  895. }
  896. return 0;
  897. }
  898. #if !CONFIG_IS_ENABLED(DM_MMC)
  899. static int esdhc_getcd(struct mmc *mmc)
  900. {
  901. struct fsl_esdhc_priv *priv = mmc->priv;
  902. return esdhc_getcd_common(priv);
  903. }
  904. static int esdhc_init(struct mmc *mmc)
  905. {
  906. struct fsl_esdhc_priv *priv = mmc->priv;
  907. return esdhc_init_common(priv, mmc);
  908. }
  909. static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  910. struct mmc_data *data)
  911. {
  912. struct fsl_esdhc_priv *priv = mmc->priv;
  913. return esdhc_send_cmd_common(priv, mmc, cmd, data);
  914. }
  915. static int esdhc_set_ios(struct mmc *mmc)
  916. {
  917. struct fsl_esdhc_priv *priv = mmc->priv;
  918. return esdhc_set_ios_common(priv, mmc);
  919. }
  920. static const struct mmc_ops esdhc_ops = {
  921. .getcd = esdhc_getcd,
  922. .init = esdhc_init,
  923. .send_cmd = esdhc_send_cmd,
  924. .set_ios = esdhc_set_ios,
  925. };
  926. #endif
  927. static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
  928. struct fsl_esdhc_plat *plat)
  929. {
  930. struct mmc_config *cfg;
  931. struct fsl_esdhc *regs;
  932. u32 caps, voltage_caps;
  933. int ret;
  934. if (!priv)
  935. return -EINVAL;
  936. regs = priv->esdhc_regs;
  937. /* First reset the eSDHC controller */
  938. ret = esdhc_reset(regs);
  939. if (ret)
  940. return ret;
  941. #ifndef CONFIG_FSL_USDHC
  942. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  943. | SYSCTL_IPGEN | SYSCTL_CKEN);
  944. /* Clearing tuning bits in case ROM has set it already */
  945. esdhc_write32(&regs->mixctrl, 0);
  946. esdhc_write32(&regs->autoc12err, 0);
  947. esdhc_write32(&regs->clktunectrlstatus, 0);
  948. #else
  949. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
  950. VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
  951. #endif
  952. if (priv->vs18_enable)
  953. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  954. writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
  955. cfg = &plat->cfg;
  956. #ifndef CONFIG_DM_MMC
  957. memset(cfg, '\0', sizeof(*cfg));
  958. #endif
  959. voltage_caps = 0;
  960. caps = esdhc_read32(&regs->hostcapblt);
  961. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  962. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  963. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  964. #endif
  965. /* T4240 host controller capabilities register should have VS33 bit */
  966. #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  967. caps = caps | ESDHC_HOSTCAPBLT_VS33;
  968. #endif
  969. if (caps & ESDHC_HOSTCAPBLT_VS18)
  970. voltage_caps |= MMC_VDD_165_195;
  971. if (caps & ESDHC_HOSTCAPBLT_VS30)
  972. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  973. if (caps & ESDHC_HOSTCAPBLT_VS33)
  974. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  975. cfg->name = "FSL_SDHC";
  976. #if !CONFIG_IS_ENABLED(DM_MMC)
  977. cfg->ops = &esdhc_ops;
  978. #endif
  979. #ifdef CONFIG_SYS_SD_VOLTAGE
  980. cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
  981. #else
  982. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  983. #endif
  984. if ((cfg->voltages & voltage_caps) == 0) {
  985. printf("voltage not supported by controller\n");
  986. return -1;
  987. }
  988. if (priv->bus_width == 8)
  989. cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  990. else if (priv->bus_width == 4)
  991. cfg->host_caps = MMC_MODE_4BIT;
  992. cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  993. #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
  994. cfg->host_caps |= MMC_MODE_DDR_52MHz;
  995. #endif
  996. if (priv->bus_width > 0) {
  997. if (priv->bus_width < 8)
  998. cfg->host_caps &= ~MMC_MODE_8BIT;
  999. if (priv->bus_width < 4)
  1000. cfg->host_caps &= ~MMC_MODE_4BIT;
  1001. }
  1002. if (caps & ESDHC_HOSTCAPBLT_HSS)
  1003. cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  1004. #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
  1005. if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
  1006. cfg->host_caps &= ~MMC_MODE_8BIT;
  1007. #endif
  1008. cfg->host_caps |= priv->caps;
  1009. cfg->f_min = 400000;
  1010. cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
  1011. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  1012. writel(0, &regs->dllctrl);
  1013. if (priv->flags & ESDHC_FLAG_USDHC) {
  1014. if (priv->flags & ESDHC_FLAG_STD_TUNING) {
  1015. u32 val = readl(&regs->tuning_ctrl);
  1016. val |= ESDHC_STD_TUNING_EN;
  1017. val &= ~ESDHC_TUNING_START_TAP_MASK;
  1018. val |= priv->tuning_start_tap;
  1019. val &= ~ESDHC_TUNING_STEP_MASK;
  1020. val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
  1021. writel(val, &regs->tuning_ctrl);
  1022. }
  1023. }
  1024. return 0;
  1025. }
  1026. #if !CONFIG_IS_ENABLED(DM_MMC)
  1027. static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
  1028. struct fsl_esdhc_priv *priv)
  1029. {
  1030. if (!cfg || !priv)
  1031. return -EINVAL;
  1032. priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
  1033. priv->bus_width = cfg->max_bus_width;
  1034. priv->sdhc_clk = cfg->sdhc_clk;
  1035. priv->wp_enable = cfg->wp_enable;
  1036. priv->vs18_enable = cfg->vs18_enable;
  1037. return 0;
  1038. };
  1039. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  1040. {
  1041. struct fsl_esdhc_plat *plat;
  1042. struct fsl_esdhc_priv *priv;
  1043. struct mmc *mmc;
  1044. int ret;
  1045. if (!cfg)
  1046. return -EINVAL;
  1047. priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
  1048. if (!priv)
  1049. return -ENOMEM;
  1050. plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
  1051. if (!plat) {
  1052. free(priv);
  1053. return -ENOMEM;
  1054. }
  1055. ret = fsl_esdhc_cfg_to_priv(cfg, priv);
  1056. if (ret) {
  1057. debug("%s xlate failure\n", __func__);
  1058. free(plat);
  1059. free(priv);
  1060. return ret;
  1061. }
  1062. ret = fsl_esdhc_init(priv, plat);
  1063. if (ret) {
  1064. debug("%s init failure\n", __func__);
  1065. free(plat);
  1066. free(priv);
  1067. return ret;
  1068. }
  1069. mmc = mmc_create(&plat->cfg, priv);
  1070. if (!mmc)
  1071. return -EIO;
  1072. priv->mmc = mmc;
  1073. return 0;
  1074. }
  1075. int fsl_esdhc_mmc_init(bd_t *bis)
  1076. {
  1077. struct fsl_esdhc_cfg *cfg;
  1078. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  1079. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  1080. cfg->sdhc_clk = gd->arch.sdhc_clk;
  1081. return fsl_esdhc_initialize(bis, cfg);
  1082. }
  1083. #endif
  1084. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  1085. void mmc_adapter_card_type_ident(void)
  1086. {
  1087. u8 card_id;
  1088. u8 value;
  1089. card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
  1090. gd->arch.sdhc_adapter = card_id;
  1091. switch (card_id) {
  1092. case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
  1093. value = QIXIS_READ(brdcfg[5]);
  1094. value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
  1095. QIXIS_WRITE(brdcfg[5], value);
  1096. break;
  1097. case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
  1098. value = QIXIS_READ(pwr_ctl[1]);
  1099. value |= QIXIS_EVDD_BY_SDHC_VS;
  1100. QIXIS_WRITE(pwr_ctl[1], value);
  1101. break;
  1102. case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
  1103. value = QIXIS_READ(brdcfg[5]);
  1104. value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
  1105. QIXIS_WRITE(brdcfg[5], value);
  1106. break;
  1107. case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
  1108. break;
  1109. case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
  1110. break;
  1111. case QIXIS_ESDHC_ADAPTER_TYPE_SD:
  1112. break;
  1113. case QIXIS_ESDHC_NO_ADAPTER:
  1114. break;
  1115. default:
  1116. break;
  1117. }
  1118. }
  1119. #endif
  1120. #ifdef CONFIG_OF_LIBFDT
  1121. __weak int esdhc_status_fixup(void *blob, const char *compat)
  1122. {
  1123. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  1124. if (!hwconfig("esdhc")) {
  1125. do_fixup_by_compat(blob, compat, "status", "disabled",
  1126. sizeof("disabled"), 1);
  1127. return 1;
  1128. }
  1129. #endif
  1130. return 0;
  1131. }
  1132. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  1133. {
  1134. const char *compat = "fsl,esdhc";
  1135. if (esdhc_status_fixup(blob, compat))
  1136. return;
  1137. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  1138. do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
  1139. gd->arch.sdhc_clk, 1);
  1140. #else
  1141. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  1142. gd->arch.sdhc_clk, 1);
  1143. #endif
  1144. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  1145. do_fixup_by_compat_u32(blob, compat, "adapter-type",
  1146. (u32)(gd->arch.sdhc_adapter), 1);
  1147. #endif
  1148. }
  1149. #endif
  1150. #if CONFIG_IS_ENABLED(DM_MMC)
  1151. #include <asm/arch/clock.h>
  1152. __weak void init_clk_usdhc(u32 index)
  1153. {
  1154. }
  1155. static int fsl_esdhc_probe(struct udevice *dev)
  1156. {
  1157. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  1158. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1159. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1160. const void *fdt = gd->fdt_blob;
  1161. int node = dev_of_offset(dev);
  1162. struct esdhc_soc_data *data =
  1163. (struct esdhc_soc_data *)dev_get_driver_data(dev);
  1164. #ifdef CONFIG_DM_REGULATOR
  1165. struct udevice *vqmmc_dev;
  1166. #endif
  1167. fdt_addr_t addr;
  1168. unsigned int val;
  1169. struct mmc *mmc;
  1170. int ret;
  1171. addr = dev_read_addr(dev);
  1172. if (addr == FDT_ADDR_T_NONE)
  1173. return -EINVAL;
  1174. priv->esdhc_regs = (struct fsl_esdhc *)addr;
  1175. priv->dev = dev;
  1176. priv->mode = -1;
  1177. if (data) {
  1178. priv->flags = data->flags;
  1179. priv->caps = data->caps;
  1180. }
  1181. val = dev_read_u32_default(dev, "bus-width", -1);
  1182. if (val == 8)
  1183. priv->bus_width = 8;
  1184. else if (val == 4)
  1185. priv->bus_width = 4;
  1186. else
  1187. priv->bus_width = 1;
  1188. val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
  1189. priv->tuning_step = val;
  1190. val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
  1191. ESDHC_TUNING_START_TAP_DEFAULT);
  1192. priv->tuning_start_tap = val;
  1193. val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
  1194. ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
  1195. priv->strobe_dll_delay_target = val;
  1196. if (dev_read_bool(dev, "non-removable")) {
  1197. priv->non_removable = 1;
  1198. } else {
  1199. priv->non_removable = 0;
  1200. #ifdef CONFIG_DM_GPIO
  1201. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
  1202. GPIOD_IS_IN);
  1203. #endif
  1204. }
  1205. priv->wp_enable = 1;
  1206. #ifdef CONFIG_DM_GPIO
  1207. ret = gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
  1208. GPIOD_IS_IN);
  1209. if (ret)
  1210. priv->wp_enable = 0;
  1211. #endif
  1212. priv->vs18_enable = 0;
  1213. #ifdef CONFIG_DM_REGULATOR
  1214. /*
  1215. * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
  1216. * otherwise, emmc will work abnormally.
  1217. */
  1218. ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
  1219. if (ret) {
  1220. dev_dbg(dev, "no vqmmc-supply\n");
  1221. } else {
  1222. ret = regulator_set_enable(vqmmc_dev, true);
  1223. if (ret) {
  1224. dev_err(dev, "fail to enable vqmmc-supply\n");
  1225. return ret;
  1226. }
  1227. if (regulator_get_value(vqmmc_dev) == 1800000)
  1228. priv->vs18_enable = 1;
  1229. }
  1230. #endif
  1231. if (fdt_get_property(fdt, node, "no-1-8-v", NULL))
  1232. priv->caps &= ~(UHS_CAPS | MMC_MODE_HS200);
  1233. /*
  1234. * TODO:
  1235. * Because lack of clk driver, if SDHC clk is not enabled,
  1236. * need to enable it first before this driver is invoked.
  1237. *
  1238. * we use MXC_ESDHC_CLK to get clk freq.
  1239. * If one would like to make this function work,
  1240. * the aliases should be provided in dts as this:
  1241. *
  1242. * aliases {
  1243. * mmc0 = &usdhc1;
  1244. * mmc1 = &usdhc2;
  1245. * mmc2 = &usdhc3;
  1246. * mmc3 = &usdhc4;
  1247. * };
  1248. * Then if your board only supports mmc2 and mmc3, but we can
  1249. * correctly get the seq as 2 and 3, then let mxc_get_clock
  1250. * work as expected.
  1251. */
  1252. init_clk_usdhc(dev->seq);
  1253. priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
  1254. if (priv->sdhc_clk <= 0) {
  1255. dev_err(dev, "Unable to get clk for %s\n", dev->name);
  1256. return -EINVAL;
  1257. }
  1258. ret = fsl_esdhc_init(priv, plat);
  1259. if (ret) {
  1260. dev_err(dev, "fsl_esdhc_init failure\n");
  1261. return ret;
  1262. }
  1263. mmc = &plat->mmc;
  1264. mmc->cfg = &plat->cfg;
  1265. mmc->dev = dev;
  1266. upriv->mmc = mmc;
  1267. return esdhc_init_common(priv, mmc);
  1268. }
  1269. #if CONFIG_IS_ENABLED(DM_MMC)
  1270. static int fsl_esdhc_get_cd(struct udevice *dev)
  1271. {
  1272. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1273. return true;
  1274. return esdhc_getcd_common(priv);
  1275. }
  1276. static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  1277. struct mmc_data *data)
  1278. {
  1279. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1280. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1281. return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
  1282. }
  1283. static int fsl_esdhc_set_ios(struct udevice *dev)
  1284. {
  1285. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1286. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1287. return esdhc_set_ios_common(priv, &plat->mmc);
  1288. }
  1289. static const struct dm_mmc_ops fsl_esdhc_ops = {
  1290. .get_cd = fsl_esdhc_get_cd,
  1291. .send_cmd = fsl_esdhc_send_cmd,
  1292. .set_ios = fsl_esdhc_set_ios,
  1293. #ifdef MMC_SUPPORTS_TUNING
  1294. .execute_tuning = fsl_esdhc_execute_tuning,
  1295. #endif
  1296. };
  1297. #endif
  1298. static struct esdhc_soc_data usdhc_imx7d_data = {
  1299. .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
  1300. | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
  1301. | ESDHC_FLAG_HS400,
  1302. .caps = UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_DDR_52MHz |
  1303. MMC_MODE_HS_52MHz | MMC_MODE_HS,
  1304. };
  1305. static const struct udevice_id fsl_esdhc_ids[] = {
  1306. { .compatible = "fsl,imx6ul-usdhc", },
  1307. { .compatible = "fsl,imx6sx-usdhc", },
  1308. { .compatible = "fsl,imx6sl-usdhc", },
  1309. { .compatible = "fsl,imx6q-usdhc", },
  1310. { .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
  1311. { .compatible = "fsl,imx7ulp-usdhc", },
  1312. { .compatible = "fsl,esdhc", },
  1313. { /* sentinel */ }
  1314. };
  1315. #if CONFIG_IS_ENABLED(BLK)
  1316. static int fsl_esdhc_bind(struct udevice *dev)
  1317. {
  1318. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1319. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  1320. }
  1321. #endif
  1322. U_BOOT_DRIVER(fsl_esdhc) = {
  1323. .name = "fsl-esdhc-mmc",
  1324. .id = UCLASS_MMC,
  1325. .of_match = fsl_esdhc_ids,
  1326. .ops = &fsl_esdhc_ops,
  1327. #if CONFIG_IS_ENABLED(BLK)
  1328. .bind = fsl_esdhc_bind,
  1329. #endif
  1330. .probe = fsl_esdhc_probe,
  1331. .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
  1332. .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
  1333. };
  1334. #endif