omap_usb_phy.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * OMAP USB PHY Support
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author: Dan Murphy <dmurphy@ti.com>
  9. */
  10. #include <common.h>
  11. #include <usb.h>
  12. #include <linux/errno.h>
  13. #include <asm/omap_common.h>
  14. #include <asm/arch/cpu.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <linux/compat.h>
  17. #include <linux/usb/dwc3.h>
  18. #include <linux/usb/xhci-omap.h>
  19. #include "../host/xhci.h"
  20. #ifdef CONFIG_OMAP_USB3PHY1_HOST
  21. struct usb3_dpll_params {
  22. u16 m;
  23. u8 n;
  24. u8 freq:3;
  25. u8 sd;
  26. u32 mf;
  27. };
  28. struct usb3_dpll_map {
  29. unsigned long rate;
  30. struct usb3_dpll_params params;
  31. struct usb3_dpll_map *dpll_map;
  32. };
  33. static struct usb3_dpll_map dpll_map_usb[] = {
  34. {12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
  35. {16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
  36. {19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
  37. {20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
  38. {26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
  39. {38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
  40. { }, /* Terminator */
  41. };
  42. static struct usb3_dpll_params *omap_usb3_get_dpll_params(void)
  43. {
  44. unsigned long rate;
  45. struct usb3_dpll_map *dpll_map = dpll_map_usb;
  46. rate = get_sys_clk_freq();
  47. for (; dpll_map->rate; dpll_map++) {
  48. if (rate == dpll_map->rate)
  49. return &dpll_map->params;
  50. }
  51. dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
  52. return NULL;
  53. }
  54. static void omap_usb_dpll_relock(struct omap_usb3_phy *phy_regs)
  55. {
  56. u32 val;
  57. writel(SET_PLL_GO, &phy_regs->pll_go);
  58. do {
  59. val = readl(&phy_regs->pll_status);
  60. if (val & PLL_LOCK)
  61. break;
  62. } while (1);
  63. }
  64. static void omap_usb_dpll_lock(struct omap_usb3_phy *phy_regs)
  65. {
  66. struct usb3_dpll_params *dpll_params;
  67. u32 val;
  68. dpll_params = omap_usb3_get_dpll_params();
  69. if (!dpll_params)
  70. return;
  71. val = readl(&phy_regs->pll_config_1);
  72. val &= ~PLL_REGN_MASK;
  73. val |= dpll_params->n << PLL_REGN_SHIFT;
  74. writel(val, &phy_regs->pll_config_1);
  75. val = readl(&phy_regs->pll_config_2);
  76. val &= ~PLL_SELFREQDCO_MASK;
  77. val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
  78. writel(val, &phy_regs->pll_config_2);
  79. val = readl(&phy_regs->pll_config_1);
  80. val &= ~PLL_REGM_MASK;
  81. val |= dpll_params->m << PLL_REGM_SHIFT;
  82. writel(val, &phy_regs->pll_config_1);
  83. val = readl(&phy_regs->pll_config_4);
  84. val &= ~PLL_REGM_F_MASK;
  85. val |= dpll_params->mf << PLL_REGM_F_SHIFT;
  86. writel(val, &phy_regs->pll_config_4);
  87. val = readl(&phy_regs->pll_config_3);
  88. val &= ~PLL_SD_MASK;
  89. val |= dpll_params->sd << PLL_SD_SHIFT;
  90. writel(val, &phy_regs->pll_config_3);
  91. omap_usb_dpll_relock(phy_regs);
  92. }
  93. static void usb3_phy_partial_powerup(struct omap_usb3_phy *phy_regs)
  94. {
  95. u32 rate = get_sys_clk_freq()/1000000;
  96. u32 val;
  97. val = readl((*ctrl)->control_phy_power_usb);
  98. val &= ~(USB3_PWRCTL_CLK_CMD_MASK | USB3_PWRCTL_CLK_FREQ_MASK);
  99. val |= (USB3_PHY_PARTIAL_RX_POWERON | USB3_PHY_TX_RX_POWERON);
  100. val |= rate << USB3_PWRCTL_CLK_FREQ_SHIFT;
  101. writel(val, (*ctrl)->control_phy_power_usb);
  102. }
  103. void usb_phy_power(int on)
  104. {
  105. u32 val;
  106. val = readl((*ctrl)->control_phy_power_usb);
  107. if (on) {
  108. val &= ~USB3_PWRCTL_CLK_CMD_MASK;
  109. val |= USB3_PHY_TX_RX_POWERON;
  110. } else {
  111. val &= (~USB3_PWRCTL_CLK_CMD_MASK & ~USB3_PHY_TX_RX_POWERON);
  112. }
  113. writel(val, (*ctrl)->control_phy_power_usb);
  114. }
  115. void omap_usb3_phy_init(struct omap_usb3_phy *phy_regs)
  116. {
  117. omap_usb_dpll_lock(phy_regs);
  118. usb3_phy_partial_powerup(phy_regs);
  119. /*
  120. * Give enough time for the PHY to partially power-up before
  121. * powering it up completely. delay value suggested by the HW
  122. * team.
  123. */
  124. mdelay(100);
  125. }
  126. static void omap_enable_usb3_phy(struct omap_xhci *omap)
  127. {
  128. u32 val;
  129. val = (USBOTGSS_DMADISABLE |
  130. USBOTGSS_STANDBYMODE_SMRT_WKUP |
  131. USBOTGSS_IDLEMODE_NOIDLE);
  132. writel(val, &omap->otg_wrapper->sysconfig);
  133. /* Clear the utmi OTG status */
  134. val = readl(&omap->otg_wrapper->utmi_otg_status);
  135. writel(val, &omap->otg_wrapper->utmi_otg_status);
  136. /* Enable interrupts */
  137. writel(USBOTGSS_COREIRQ_EN, &omap->otg_wrapper->irqenable_set_0);
  138. val = (USBOTGSS_IRQ_SET_1_IDPULLUP_FALL_EN |
  139. USBOTGSS_IRQ_SET_1_DISCHRGVBUS_FALL_EN |
  140. USBOTGSS_IRQ_SET_1_CHRGVBUS_FALL_EN |
  141. USBOTGSS_IRQ_SET_1_DRVVBUS_FALL_EN |
  142. USBOTGSS_IRQ_SET_1_IDPULLUP_RISE_EN |
  143. USBOTGSS_IRQ_SET_1_DISCHRGVBUS_RISE_EN |
  144. USBOTGSS_IRQ_SET_1_CHRGVBUS_RISE_EN |
  145. USBOTGSS_IRQ_SET_1_DRVVBUS_RISE_EN |
  146. USBOTGSS_IRQ_SET_1_OEVT_EN);
  147. writel(val, &omap->otg_wrapper->irqenable_set_1);
  148. /* Clear the IRQ status */
  149. val = readl(&omap->otg_wrapper->irqstatus_1);
  150. writel(val, &omap->otg_wrapper->irqstatus_1);
  151. val = readl(&omap->otg_wrapper->irqstatus_0);
  152. writel(val, &omap->otg_wrapper->irqstatus_0);
  153. };
  154. #endif /* CONFIG_OMAP_USB3PHY1_HOST */
  155. #ifdef CONFIG_OMAP_USB2PHY2_HOST
  156. static void omap_enable_usb2_phy2(struct omap_xhci *omap)
  157. {
  158. u32 reg, val;
  159. val = (~USB2PHY_AUTORESUME_EN & USB2PHY_DISCHGDET);
  160. writel(val, (*ctrl)->control_srcomp_north_side);
  161. setbits_le32((*prcm)->cm_coreaon_usb_phy2_core_clkctrl,
  162. USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
  163. setbits_le32((*prcm)->cm_l3init_hsusbhost_clkctrl,
  164. (USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K |
  165. OTG_SS_CLKCTRL_MODULEMODE_HW));
  166. /* This is an undocumented Reserved register */
  167. reg = 0x4a0086c0;
  168. val = readl(reg);
  169. val |= 0x100;
  170. setbits_le32(reg, val);
  171. }
  172. void usb_phy_power(int on)
  173. {
  174. return;
  175. }
  176. #endif /* CONFIG_OMAP_USB2PHY2_HOST */
  177. #ifdef CONFIG_AM437X_USB2PHY2_HOST
  178. static void am437x_enable_usb2_phy2(struct omap_xhci *omap)
  179. {
  180. const u32 usb_otg_ss_clk_val = (USBOTGSSX_CLKCTRL_MODULE_EN |
  181. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  182. writel(usb_otg_ss_clk_val, PRM_PER_USB_OTG_SS0_CLKCTRL);
  183. writel(usb_otg_ss_clk_val, PRM_PER_USB_OTG_SS1_CLKCTRL);
  184. writel(USBPHYOCPSCP_MODULE_EN, PRM_PER_USBPHYOCP2SCP0_CLKCTRL);
  185. writel(USBPHYOCPSCP_MODULE_EN, PRM_PER_USBPHYOCP2SCP1_CLKCTRL);
  186. }
  187. void usb_phy_power(int on)
  188. {
  189. u32 val;
  190. /* USB1_CTRL */
  191. val = readl(USB1_CTRL);
  192. if (on) {
  193. /*
  194. * these bits are re-used on AM437x to power up/down the USB
  195. * CM and OTG PHYs, if we don't toggle them, USB will not be
  196. * functional on newer silicon revisions
  197. */
  198. val &= ~(USB1_CTRL_CM_PWRDN | USB1_CTRL_OTG_PWRDN);
  199. } else {
  200. val |= USB1_CTRL_CM_PWRDN | USB1_CTRL_OTG_PWRDN;
  201. }
  202. writel(val, USB1_CTRL);
  203. }
  204. #endif /* CONFIG_AM437X_USB2PHY2_HOST */
  205. void omap_enable_phy(struct omap_xhci *omap)
  206. {
  207. #ifdef CONFIG_OMAP_USB2PHY2_HOST
  208. omap_enable_usb2_phy2(omap);
  209. #endif
  210. #ifdef CONFIG_AM437X_USB2PHY2_HOST
  211. am437x_enable_usb2_phy2(omap);
  212. #endif
  213. #ifdef CONFIG_OMAP_USB3PHY1_HOST
  214. omap_enable_usb3_phy(omap);
  215. omap_usb3_phy_init(omap->usb3_phy);
  216. #endif
  217. }