db1000.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * DBAu1000/1500/1100 PBAu1100/1500 board support
  3. *
  4. * Copyright 2000, 2008 MontaVista Software Inc.
  5. * Author: MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/clk.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/gpio.h>
  24. #include <linux/gpio/machine.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/leds.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/module.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm.h>
  32. #include <linux/spi/spi.h>
  33. #include <linux/spi/spi_gpio.h>
  34. #include <linux/spi/ads7846.h>
  35. #include <asm/mach-au1x00/au1000.h>
  36. #include <asm/mach-au1x00/gpio-au1000.h>
  37. #include <asm/mach-au1x00/au1000_dma.h>
  38. #include <asm/mach-au1x00/au1100_mmc.h>
  39. #include <asm/mach-db1x00/bcsr.h>
  40. #include <asm/reboot.h>
  41. #include <prom.h>
  42. #include "platform.h"
  43. #define F_SWAPPED (bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1000_SWAPBOOT)
  44. const char *get_system_type(void);
  45. int __init db1000_board_setup(void)
  46. {
  47. /* initialize board register space */
  48. bcsr_init(DB1000_BCSR_PHYS_ADDR,
  49. DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);
  50. switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  51. case BCSR_WHOAMI_DB1000:
  52. case BCSR_WHOAMI_DB1500:
  53. case BCSR_WHOAMI_DB1100:
  54. case BCSR_WHOAMI_PB1500:
  55. case BCSR_WHOAMI_PB1500R2:
  56. case BCSR_WHOAMI_PB1100:
  57. pr_info("AMD Alchemy %s Board\n", get_system_type());
  58. return 0;
  59. }
  60. return -ENODEV;
  61. }
  62. static int db1500_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  63. {
  64. if ((slot < 12) || (slot > 13) || pin == 0)
  65. return -1;
  66. if (slot == 12)
  67. return (pin == 1) ? AU1500_PCI_INTA : 0xff;
  68. if (slot == 13) {
  69. switch (pin) {
  70. case 1: return AU1500_PCI_INTA;
  71. case 2: return AU1500_PCI_INTB;
  72. case 3: return AU1500_PCI_INTC;
  73. case 4: return AU1500_PCI_INTD;
  74. }
  75. }
  76. return -1;
  77. }
  78. static struct resource alchemy_pci_host_res[] = {
  79. [0] = {
  80. .start = AU1500_PCI_PHYS_ADDR,
  81. .end = AU1500_PCI_PHYS_ADDR + 0xfff,
  82. .flags = IORESOURCE_MEM,
  83. },
  84. };
  85. static struct alchemy_pci_platdata db1500_pci_pd = {
  86. .board_map_irq = db1500_map_pci_irq,
  87. };
  88. static struct platform_device db1500_pci_host_dev = {
  89. .dev.platform_data = &db1500_pci_pd,
  90. .name = "alchemy-pci",
  91. .id = 0,
  92. .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
  93. .resource = alchemy_pci_host_res,
  94. };
  95. int __init db1500_pci_setup(void)
  96. {
  97. return platform_device_register(&db1500_pci_host_dev);
  98. }
  99. static struct resource au1100_lcd_resources[] = {
  100. [0] = {
  101. .start = AU1100_LCD_PHYS_ADDR,
  102. .end = AU1100_LCD_PHYS_ADDR + 0x800 - 1,
  103. .flags = IORESOURCE_MEM,
  104. },
  105. [1] = {
  106. .start = AU1100_LCD_INT,
  107. .end = AU1100_LCD_INT,
  108. .flags = IORESOURCE_IRQ,
  109. }
  110. };
  111. static u64 au1100_lcd_dmamask = DMA_BIT_MASK(32);
  112. static struct platform_device au1100_lcd_device = {
  113. .name = "au1100-lcd",
  114. .id = 0,
  115. .dev = {
  116. .dma_mask = &au1100_lcd_dmamask,
  117. .coherent_dma_mask = DMA_BIT_MASK(32),
  118. },
  119. .num_resources = ARRAY_SIZE(au1100_lcd_resources),
  120. .resource = au1100_lcd_resources,
  121. };
  122. static struct resource alchemy_ac97c_res[] = {
  123. [0] = {
  124. .start = AU1000_AC97_PHYS_ADDR,
  125. .end = AU1000_AC97_PHYS_ADDR + 0xfff,
  126. .flags = IORESOURCE_MEM,
  127. },
  128. [1] = {
  129. .start = DMA_ID_AC97C_TX,
  130. .end = DMA_ID_AC97C_TX,
  131. .flags = IORESOURCE_DMA,
  132. },
  133. [2] = {
  134. .start = DMA_ID_AC97C_RX,
  135. .end = DMA_ID_AC97C_RX,
  136. .flags = IORESOURCE_DMA,
  137. },
  138. };
  139. static struct platform_device alchemy_ac97c_dev = {
  140. .name = "alchemy-ac97c",
  141. .id = -1,
  142. .resource = alchemy_ac97c_res,
  143. .num_resources = ARRAY_SIZE(alchemy_ac97c_res),
  144. };
  145. static struct platform_device alchemy_ac97c_dma_dev = {
  146. .name = "alchemy-pcm-dma",
  147. .id = 0,
  148. };
  149. static struct platform_device db1x00_codec_dev = {
  150. .name = "ac97-codec",
  151. .id = -1,
  152. };
  153. static struct platform_device db1x00_audio_dev = {
  154. .name = "db1000-audio",
  155. };
  156. /******************************************************************************/
  157. static irqreturn_t db1100_mmc_cd(int irq, void *ptr)
  158. {
  159. void (*mmc_cd)(struct mmc_host *, unsigned long);
  160. /* link against CONFIG_MMC=m */
  161. mmc_cd = symbol_get(mmc_detect_change);
  162. mmc_cd(ptr, msecs_to_jiffies(500));
  163. symbol_put(mmc_detect_change);
  164. return IRQ_HANDLED;
  165. }
  166. static int db1100_mmc_cd_setup(void *mmc_host, int en)
  167. {
  168. int ret = 0, irq;
  169. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  170. irq = AU1100_GPIO19_INT;
  171. else
  172. irq = AU1100_GPIO14_INT; /* PB1100 SD0 CD# */
  173. if (en) {
  174. irq_set_irq_type(irq, IRQ_TYPE_EDGE_BOTH);
  175. ret = request_irq(irq, db1100_mmc_cd, 0,
  176. "sd0_cd", mmc_host);
  177. } else
  178. free_irq(irq, mmc_host);
  179. return ret;
  180. }
  181. static int db1100_mmc1_cd_setup(void *mmc_host, int en)
  182. {
  183. int ret = 0, irq;
  184. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  185. irq = AU1100_GPIO20_INT;
  186. else
  187. irq = AU1100_GPIO15_INT; /* PB1100 SD1 CD# */
  188. if (en) {
  189. irq_set_irq_type(irq, IRQ_TYPE_EDGE_BOTH);
  190. ret = request_irq(irq, db1100_mmc_cd, 0,
  191. "sd1_cd", mmc_host);
  192. } else
  193. free_irq(irq, mmc_host);
  194. return ret;
  195. }
  196. static int db1100_mmc_card_readonly(void *mmc_host)
  197. {
  198. /* testing suggests that this bit is inverted */
  199. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 0 : 1;
  200. }
  201. static int db1100_mmc_card_inserted(void *mmc_host)
  202. {
  203. return !alchemy_gpio_get_value(19);
  204. }
  205. static void db1100_mmc_set_power(void *mmc_host, int state)
  206. {
  207. int bit;
  208. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  209. bit = BCSR_BOARD_SD0PWR;
  210. else
  211. bit = BCSR_BOARD_PB1100_SD0PWR;
  212. if (state) {
  213. bcsr_mod(BCSR_BOARD, 0, bit);
  214. msleep(400); /* stabilization time */
  215. } else
  216. bcsr_mod(BCSR_BOARD, bit, 0);
  217. }
  218. static void db1100_mmcled_set(struct led_classdev *led, enum led_brightness b)
  219. {
  220. if (b != LED_OFF)
  221. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  222. else
  223. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  224. }
  225. static struct led_classdev db1100_mmc_led = {
  226. .brightness_set = db1100_mmcled_set,
  227. };
  228. static int db1100_mmc1_card_readonly(void *mmc_host)
  229. {
  230. return (bcsr_read(BCSR_BOARD) & BCSR_BOARD_SD1WP) ? 1 : 0;
  231. }
  232. static int db1100_mmc1_card_inserted(void *mmc_host)
  233. {
  234. return !alchemy_gpio_get_value(20);
  235. }
  236. static void db1100_mmc1_set_power(void *mmc_host, int state)
  237. {
  238. int bit;
  239. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  240. bit = BCSR_BOARD_SD1PWR;
  241. else
  242. bit = BCSR_BOARD_PB1100_SD1PWR;
  243. if (state) {
  244. bcsr_mod(BCSR_BOARD, 0, bit);
  245. msleep(400); /* stabilization time */
  246. } else
  247. bcsr_mod(BCSR_BOARD, bit, 0);
  248. }
  249. static void db1100_mmc1led_set(struct led_classdev *led, enum led_brightness b)
  250. {
  251. if (b != LED_OFF)
  252. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  253. else
  254. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  255. }
  256. static struct led_classdev db1100_mmc1_led = {
  257. .brightness_set = db1100_mmc1led_set,
  258. };
  259. static struct au1xmmc_platform_data db1100_mmc_platdata[2] = {
  260. [0] = {
  261. .cd_setup = db1100_mmc_cd_setup,
  262. .set_power = db1100_mmc_set_power,
  263. .card_inserted = db1100_mmc_card_inserted,
  264. .card_readonly = db1100_mmc_card_readonly,
  265. .led = &db1100_mmc_led,
  266. },
  267. [1] = {
  268. .cd_setup = db1100_mmc1_cd_setup,
  269. .set_power = db1100_mmc1_set_power,
  270. .card_inserted = db1100_mmc1_card_inserted,
  271. .card_readonly = db1100_mmc1_card_readonly,
  272. .led = &db1100_mmc1_led,
  273. },
  274. };
  275. static struct resource au1100_mmc0_resources[] = {
  276. [0] = {
  277. .start = AU1100_SD0_PHYS_ADDR,
  278. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  279. .flags = IORESOURCE_MEM,
  280. },
  281. [1] = {
  282. .start = AU1100_SD_INT,
  283. .end = AU1100_SD_INT,
  284. .flags = IORESOURCE_IRQ,
  285. },
  286. [2] = {
  287. .start = DMA_ID_SD0_TX,
  288. .end = DMA_ID_SD0_TX,
  289. .flags = IORESOURCE_DMA,
  290. },
  291. [3] = {
  292. .start = DMA_ID_SD0_RX,
  293. .end = DMA_ID_SD0_RX,
  294. .flags = IORESOURCE_DMA,
  295. }
  296. };
  297. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  298. static struct platform_device db1100_mmc0_dev = {
  299. .name = "au1xxx-mmc",
  300. .id = 0,
  301. .dev = {
  302. .dma_mask = &au1xxx_mmc_dmamask,
  303. .coherent_dma_mask = DMA_BIT_MASK(32),
  304. .platform_data = &db1100_mmc_platdata[0],
  305. },
  306. .num_resources = ARRAY_SIZE(au1100_mmc0_resources),
  307. .resource = au1100_mmc0_resources,
  308. };
  309. static struct resource au1100_mmc1_res[] = {
  310. [0] = {
  311. .start = AU1100_SD1_PHYS_ADDR,
  312. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  313. .flags = IORESOURCE_MEM,
  314. },
  315. [1] = {
  316. .start = AU1100_SD_INT,
  317. .end = AU1100_SD_INT,
  318. .flags = IORESOURCE_IRQ,
  319. },
  320. [2] = {
  321. .start = DMA_ID_SD1_TX,
  322. .end = DMA_ID_SD1_TX,
  323. .flags = IORESOURCE_DMA,
  324. },
  325. [3] = {
  326. .start = DMA_ID_SD1_RX,
  327. .end = DMA_ID_SD1_RX,
  328. .flags = IORESOURCE_DMA,
  329. }
  330. };
  331. static struct platform_device db1100_mmc1_dev = {
  332. .name = "au1xxx-mmc",
  333. .id = 1,
  334. .dev = {
  335. .dma_mask = &au1xxx_mmc_dmamask,
  336. .coherent_dma_mask = DMA_BIT_MASK(32),
  337. .platform_data = &db1100_mmc_platdata[1],
  338. },
  339. .num_resources = ARRAY_SIZE(au1100_mmc1_res),
  340. .resource = au1100_mmc1_res,
  341. };
  342. /******************************************************************************/
  343. static void db1000_irda_set_phy_mode(int mode)
  344. {
  345. unsigned short mask = BCSR_RESETS_IRDA_MODE_MASK | BCSR_RESETS_FIR_SEL;
  346. switch (mode) {
  347. case AU1000_IRDA_PHY_MODE_OFF:
  348. bcsr_mod(BCSR_RESETS, mask, BCSR_RESETS_IRDA_MODE_OFF);
  349. break;
  350. case AU1000_IRDA_PHY_MODE_SIR:
  351. bcsr_mod(BCSR_RESETS, mask, BCSR_RESETS_IRDA_MODE_FULL);
  352. break;
  353. case AU1000_IRDA_PHY_MODE_FIR:
  354. bcsr_mod(BCSR_RESETS, mask, BCSR_RESETS_IRDA_MODE_FULL |
  355. BCSR_RESETS_FIR_SEL);
  356. break;
  357. }
  358. }
  359. static struct au1k_irda_platform_data db1000_irda_platdata = {
  360. .set_phy_mode = db1000_irda_set_phy_mode,
  361. };
  362. static struct resource au1000_irda_res[] = {
  363. [0] = {
  364. .start = AU1000_IRDA_PHYS_ADDR,
  365. .end = AU1000_IRDA_PHYS_ADDR + 0x0fff,
  366. .flags = IORESOURCE_MEM,
  367. },
  368. [1] = {
  369. .start = AU1000_IRDA_TX_INT,
  370. .end = AU1000_IRDA_TX_INT,
  371. .flags = IORESOURCE_IRQ,
  372. },
  373. [2] = {
  374. .start = AU1000_IRDA_RX_INT,
  375. .end = AU1000_IRDA_RX_INT,
  376. .flags = IORESOURCE_IRQ,
  377. },
  378. };
  379. static struct platform_device db1000_irda_dev = {
  380. .name = "au1000-irda",
  381. .id = -1,
  382. .dev = {
  383. .platform_data = &db1000_irda_platdata,
  384. },
  385. .resource = au1000_irda_res,
  386. .num_resources = ARRAY_SIZE(au1000_irda_res),
  387. };
  388. /******************************************************************************/
  389. static struct ads7846_platform_data db1100_touch_pd = {
  390. .model = 7846,
  391. .vref_mv = 3300,
  392. .gpio_pendown = 21,
  393. };
  394. static struct spi_gpio_platform_data db1100_spictl_pd = {
  395. .num_chipselect = 1,
  396. };
  397. static struct spi_board_info db1100_spi_info[] __initdata = {
  398. [0] = {
  399. .modalias = "ads7846",
  400. .max_speed_hz = 3250000,
  401. .bus_num = 0,
  402. .chip_select = 0,
  403. .mode = 0,
  404. .irq = AU1100_GPIO21_INT,
  405. .platform_data = &db1100_touch_pd,
  406. },
  407. };
  408. static struct platform_device db1100_spi_dev = {
  409. .name = "spi_gpio",
  410. .id = 0,
  411. .dev = {
  412. .platform_data = &db1100_spictl_pd,
  413. },
  414. };
  415. /*
  416. * Alchemy GPIO 2 has its base at 200 so the GPIO lines
  417. * 207 thru 210 are GPIOs at offset 7 thru 10 at this chip.
  418. */
  419. static struct gpiod_lookup_table db1100_spi_gpiod_table = {
  420. .dev_id = "spi_gpio",
  421. .table = {
  422. GPIO_LOOKUP("alchemy-gpio2", 9,
  423. "sck", GPIO_ACTIVE_HIGH),
  424. GPIO_LOOKUP("alchemy-gpio2", 8,
  425. "mosi", GPIO_ACTIVE_HIGH),
  426. GPIO_LOOKUP("alchemy-gpio2", 7,
  427. "miso", GPIO_ACTIVE_HIGH),
  428. GPIO_LOOKUP("alchemy-gpio2", 10,
  429. "cs", GPIO_ACTIVE_HIGH),
  430. { },
  431. },
  432. };
  433. static struct platform_device *db1x00_devs[] = {
  434. &db1x00_codec_dev,
  435. &alchemy_ac97c_dma_dev,
  436. &alchemy_ac97c_dev,
  437. &db1x00_audio_dev,
  438. };
  439. static struct platform_device *db1000_devs[] = {
  440. &db1000_irda_dev,
  441. };
  442. static struct platform_device *db1100_devs[] = {
  443. &au1100_lcd_device,
  444. &db1100_mmc0_dev,
  445. &db1100_mmc1_dev,
  446. &db1000_irda_dev,
  447. };
  448. int __init db1000_dev_setup(void)
  449. {
  450. int board = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  451. int c0, c1, d0, d1, s0, s1, flashsize = 32, twosocks = 1;
  452. unsigned long pfc;
  453. struct clk *c, *p;
  454. if (board == BCSR_WHOAMI_DB1500) {
  455. c0 = AU1500_GPIO2_INT;
  456. c1 = AU1500_GPIO5_INT;
  457. d0 = 0; /* GPIO number, NOT irq! */
  458. d1 = 3; /* GPIO number, NOT irq! */
  459. s0 = AU1500_GPIO1_INT;
  460. s1 = AU1500_GPIO4_INT;
  461. } else if (board == BCSR_WHOAMI_DB1100) {
  462. c0 = AU1100_GPIO2_INT;
  463. c1 = AU1100_GPIO5_INT;
  464. d0 = 0; /* GPIO number, NOT irq! */
  465. d1 = 3; /* GPIO number, NOT irq! */
  466. s0 = AU1100_GPIO1_INT;
  467. s1 = AU1100_GPIO4_INT;
  468. gpio_request(19, "sd0_cd");
  469. gpio_request(20, "sd1_cd");
  470. gpio_direction_input(19); /* sd0 cd# */
  471. gpio_direction_input(20); /* sd1 cd# */
  472. /* spi_gpio on SSI0 pins */
  473. pfc = alchemy_rdsys(AU1000_SYS_PINFUNC);
  474. pfc |= (1 << 0); /* SSI0 pins as GPIOs */
  475. alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
  476. spi_register_board_info(db1100_spi_info,
  477. ARRAY_SIZE(db1100_spi_info));
  478. /* link LCD clock to AUXPLL */
  479. p = clk_get(NULL, "auxpll_clk");
  480. c = clk_get(NULL, "lcd_intclk");
  481. if (!IS_ERR(c) && !IS_ERR(p)) {
  482. clk_set_parent(c, p);
  483. clk_set_rate(c, clk_get_rate(p));
  484. }
  485. if (!IS_ERR(c))
  486. clk_put(c);
  487. if (!IS_ERR(p))
  488. clk_put(p);
  489. platform_add_devices(db1100_devs, ARRAY_SIZE(db1100_devs));
  490. gpiod_add_lookup_table(&db1100_spi_gpiod_table);
  491. platform_device_register(&db1100_spi_dev);
  492. } else if (board == BCSR_WHOAMI_DB1000) {
  493. c0 = AU1000_GPIO2_INT;
  494. c1 = AU1000_GPIO5_INT;
  495. d0 = 0; /* GPIO number, NOT irq! */
  496. d1 = 3; /* GPIO number, NOT irq! */
  497. s0 = AU1000_GPIO1_INT;
  498. s1 = AU1000_GPIO4_INT;
  499. platform_add_devices(db1000_devs, ARRAY_SIZE(db1000_devs));
  500. } else if ((board == BCSR_WHOAMI_PB1500) ||
  501. (board == BCSR_WHOAMI_PB1500R2)) {
  502. c0 = AU1500_GPIO203_INT;
  503. d0 = 1; /* GPIO number, NOT irq! */
  504. s0 = AU1500_GPIO202_INT;
  505. twosocks = 0;
  506. flashsize = 64;
  507. /* RTC and daughtercard irqs */
  508. irq_set_irq_type(AU1500_GPIO204_INT, IRQ_TYPE_LEVEL_LOW);
  509. irq_set_irq_type(AU1500_GPIO205_INT, IRQ_TYPE_LEVEL_LOW);
  510. /* EPSON S1D13806 0x1b000000
  511. * SRAM 1MB/2MB 0x1a000000
  512. * DS1693 RTC 0x0c000000
  513. */
  514. } else if (board == BCSR_WHOAMI_PB1100) {
  515. c0 = AU1100_GPIO11_INT;
  516. d0 = 9; /* GPIO number, NOT irq! */
  517. s0 = AU1100_GPIO10_INT;
  518. twosocks = 0;
  519. flashsize = 64;
  520. /* pendown, rtc, daughtercard irqs */
  521. irq_set_irq_type(AU1100_GPIO8_INT, IRQ_TYPE_LEVEL_LOW);
  522. irq_set_irq_type(AU1100_GPIO12_INT, IRQ_TYPE_LEVEL_LOW);
  523. irq_set_irq_type(AU1100_GPIO13_INT, IRQ_TYPE_LEVEL_LOW);
  524. /* EPSON S1D13806 0x1b000000
  525. * SRAM 1MB/2MB 0x1a000000
  526. * DiskOnChip 0x0d000000
  527. * DS1693 RTC 0x0c000000
  528. */
  529. platform_add_devices(db1100_devs, ARRAY_SIZE(db1100_devs));
  530. } else
  531. return 0; /* unknown board, no further dev setup to do */
  532. irq_set_irq_type(c0, IRQ_TYPE_LEVEL_LOW);
  533. irq_set_irq_type(s0, IRQ_TYPE_LEVEL_LOW);
  534. db1x_register_pcmcia_socket(
  535. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  536. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  537. AU1000_PCMCIA_MEM_PHYS_ADDR,
  538. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  539. AU1000_PCMCIA_IO_PHYS_ADDR,
  540. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  541. c0, d0, /*s0*/0, 0, 0);
  542. if (twosocks) {
  543. irq_set_irq_type(c1, IRQ_TYPE_LEVEL_LOW);
  544. irq_set_irq_type(s1, IRQ_TYPE_LEVEL_LOW);
  545. db1x_register_pcmcia_socket(
  546. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  547. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  548. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  549. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  550. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  551. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  552. c1, d1, /*s1*/0, 0, 1);
  553. }
  554. platform_add_devices(db1x00_devs, ARRAY_SIZE(db1x00_devs));
  555. db1x_register_norflash(flashsize << 20, 4 /* 32bit */, F_SWAPPED);
  556. return 0;
  557. }