db1550.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Alchemy Db1550/Pb1550 board support
  4. *
  5. * (c) 2011 Manuel Lauss <manuel.lauss@googlemail.com>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/gpio.h>
  10. #include <linux/i2c.h>
  11. #include <linux/init.h>
  12. #include <linux/io.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/mtd/mtd.h>
  15. #include <linux/mtd/rawnand.h>
  16. #include <linux/mtd/partitions.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/spi/flash.h>
  21. #include <asm/bootinfo.h>
  22. #include <asm/mach-au1x00/au1000.h>
  23. #include <asm/mach-au1x00/gpio-au1000.h>
  24. #include <asm/mach-au1x00/au1xxx_eth.h>
  25. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  26. #include <asm/mach-au1x00/au1xxx_psc.h>
  27. #include <asm/mach-au1x00/au1550_spi.h>
  28. #include <asm/mach-au1x00/au1550nd.h>
  29. #include <asm/mach-db1x00/bcsr.h>
  30. #include <prom.h>
  31. #include "platform.h"
  32. static void __init db1550_hw_setup(void)
  33. {
  34. void __iomem *base;
  35. unsigned long v;
  36. /* complete pin setup: assign GPIO16 to PSC0_SYNC1 (SPI cs# line)
  37. * as well as PSC1_SYNC for AC97 on PB1550.
  38. */
  39. v = alchemy_rdsys(AU1000_SYS_PINFUNC);
  40. alchemy_wrsys(v | 1 | SYS_PF_PSC1_S1, AU1000_SYS_PINFUNC);
  41. /* reset the AC97 codec now, the reset time in the psc-ac97 driver
  42. * is apparently too short although it's ridiculous as it is.
  43. */
  44. base = (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR);
  45. __raw_writel(PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE,
  46. base + PSC_SEL_OFFSET);
  47. __raw_writel(PSC_CTRL_DISABLE, base + PSC_CTRL_OFFSET);
  48. wmb();
  49. __raw_writel(PSC_AC97RST_RST, base + PSC_AC97RST_OFFSET);
  50. wmb();
  51. }
  52. int __init db1550_board_setup(void)
  53. {
  54. unsigned short whoami;
  55. bcsr_init(DB1550_BCSR_PHYS_ADDR,
  56. DB1550_BCSR_PHYS_ADDR + DB1550_BCSR_HEXLED_OFS);
  57. whoami = bcsr_read(BCSR_WHOAMI); /* PB1550 hexled offset differs */
  58. switch (BCSR_WHOAMI_BOARD(whoami)) {
  59. case BCSR_WHOAMI_PB1550_SDR:
  60. case BCSR_WHOAMI_PB1550_DDR:
  61. bcsr_init(PB1550_BCSR_PHYS_ADDR,
  62. PB1550_BCSR_PHYS_ADDR + PB1550_BCSR_HEXLED_OFS);
  63. case BCSR_WHOAMI_DB1550:
  64. break;
  65. default:
  66. return -ENODEV;
  67. }
  68. pr_info("Alchemy/AMD %s Board, CPLD Rev %d Board-ID %d " \
  69. "Daughtercard ID %d\n", get_system_type(),
  70. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  71. db1550_hw_setup();
  72. return 0;
  73. }
  74. /*****************************************************************************/
  75. static struct mtd_partition db1550_spiflash_parts[] = {
  76. {
  77. .name = "spi_flash",
  78. .offset = 0,
  79. .size = MTDPART_SIZ_FULL,
  80. },
  81. };
  82. static struct flash_platform_data db1550_spiflash_data = {
  83. .name = "s25fl010",
  84. .parts = db1550_spiflash_parts,
  85. .nr_parts = ARRAY_SIZE(db1550_spiflash_parts),
  86. .type = "m25p10",
  87. };
  88. static struct spi_board_info db1550_spi_devs[] __initdata = {
  89. {
  90. /* TI TMP121AIDBVR temp sensor */
  91. .modalias = "tmp121",
  92. .max_speed_hz = 2400000,
  93. .bus_num = 0,
  94. .chip_select = 0,
  95. .mode = SPI_MODE_0,
  96. },
  97. {
  98. /* Spansion S25FL001D0FMA SPI flash */
  99. .modalias = "m25p80",
  100. .max_speed_hz = 2400000,
  101. .bus_num = 0,
  102. .chip_select = 1,
  103. .mode = SPI_MODE_0,
  104. .platform_data = &db1550_spiflash_data,
  105. },
  106. };
  107. static struct i2c_board_info db1550_i2c_devs[] __initdata = {
  108. { I2C_BOARD_INFO("24c04", 0x52),}, /* AT24C04-10 I2C eeprom */
  109. { I2C_BOARD_INFO("ne1619", 0x2d),}, /* adm1025-compat hwmon */
  110. { I2C_BOARD_INFO("wm8731", 0x1b),}, /* I2S audio codec WM8731 */
  111. };
  112. /**********************************************************************/
  113. static void au1550_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  114. unsigned int ctrl)
  115. {
  116. struct nand_chip *this = mtd_to_nand(mtd);
  117. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  118. ioaddr &= 0xffffff00;
  119. if (ctrl & NAND_CLE) {
  120. ioaddr += MEM_STNAND_CMD;
  121. } else if (ctrl & NAND_ALE) {
  122. ioaddr += MEM_STNAND_ADDR;
  123. } else {
  124. /* assume we want to r/w real data by default */
  125. ioaddr += MEM_STNAND_DATA;
  126. }
  127. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  128. if (cmd != NAND_CMD_NONE) {
  129. __raw_writeb(cmd, this->IO_ADDR_W);
  130. wmb();
  131. }
  132. }
  133. static int au1550_nand_device_ready(struct mtd_info *mtd)
  134. {
  135. return alchemy_rdsmem(AU1000_MEM_STSTAT) & 1;
  136. }
  137. static struct mtd_partition db1550_nand_parts[] = {
  138. {
  139. .name = "NAND FS 0",
  140. .offset = 0,
  141. .size = 8 * 1024 * 1024,
  142. },
  143. {
  144. .name = "NAND FS 1",
  145. .offset = MTDPART_OFS_APPEND,
  146. .size = MTDPART_SIZ_FULL
  147. },
  148. };
  149. struct platform_nand_data db1550_nand_platdata = {
  150. .chip = {
  151. .nr_chips = 1,
  152. .chip_offset = 0,
  153. .nr_partitions = ARRAY_SIZE(db1550_nand_parts),
  154. .partitions = db1550_nand_parts,
  155. .chip_delay = 20,
  156. },
  157. .ctrl = {
  158. .dev_ready = au1550_nand_device_ready,
  159. .cmd_ctrl = au1550_nand_cmd_ctrl,
  160. },
  161. };
  162. static struct resource db1550_nand_res[] = {
  163. [0] = {
  164. .start = 0x20000000,
  165. .end = 0x200000ff,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. };
  169. static struct platform_device db1550_nand_dev = {
  170. .name = "gen_nand",
  171. .num_resources = ARRAY_SIZE(db1550_nand_res),
  172. .resource = db1550_nand_res,
  173. .id = -1,
  174. .dev = {
  175. .platform_data = &db1550_nand_platdata,
  176. }
  177. };
  178. static struct au1550nd_platdata pb1550_nand_pd = {
  179. .parts = db1550_nand_parts,
  180. .num_parts = ARRAY_SIZE(db1550_nand_parts),
  181. .devwidth = 0, /* x8 NAND default, needs fixing up */
  182. };
  183. static struct platform_device pb1550_nand_dev = {
  184. .name = "au1550-nand",
  185. .id = -1,
  186. .resource = db1550_nand_res,
  187. .num_resources = ARRAY_SIZE(db1550_nand_res),
  188. .dev = {
  189. .platform_data = &pb1550_nand_pd,
  190. },
  191. };
  192. static void __init pb1550_nand_setup(void)
  193. {
  194. int boot_swapboot = (alchemy_rdsmem(AU1000_MEM_STSTAT) & (0x7 << 1)) |
  195. ((bcsr_read(BCSR_STATUS) >> 6) & 0x1);
  196. gpio_direction_input(206); /* de-assert NAND CS# */
  197. switch (boot_swapboot) {
  198. case 0: case 2: case 8: case 0xC: case 0xD:
  199. /* x16 NAND Flash */
  200. pb1550_nand_pd.devwidth = 1;
  201. /* fallthrough */
  202. case 1: case 3: case 9: case 0xE: case 0xF:
  203. /* x8 NAND, already set up */
  204. platform_device_register(&pb1550_nand_dev);
  205. }
  206. }
  207. /**********************************************************************/
  208. static struct resource au1550_psc0_res[] = {
  209. [0] = {
  210. .start = AU1550_PSC0_PHYS_ADDR,
  211. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  212. .flags = IORESOURCE_MEM,
  213. },
  214. [1] = {
  215. .start = AU1550_PSC0_INT,
  216. .end = AU1550_PSC0_INT,
  217. .flags = IORESOURCE_IRQ,
  218. },
  219. [2] = {
  220. .start = AU1550_DSCR_CMD0_PSC0_TX,
  221. .end = AU1550_DSCR_CMD0_PSC0_TX,
  222. .flags = IORESOURCE_DMA,
  223. },
  224. [3] = {
  225. .start = AU1550_DSCR_CMD0_PSC0_RX,
  226. .end = AU1550_DSCR_CMD0_PSC0_RX,
  227. .flags = IORESOURCE_DMA,
  228. },
  229. };
  230. static void db1550_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  231. {
  232. if (cs)
  233. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SPISEL);
  234. else
  235. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SPISEL, 0);
  236. }
  237. static struct au1550_spi_info db1550_spi_platdata = {
  238. .mainclk_hz = 48000000, /* PSC0 clock: max. 2.4MHz SPI clk */
  239. .num_chipselect = 2,
  240. .activate_cs = db1550_spi_cs_en,
  241. };
  242. static u64 spi_dmamask = DMA_BIT_MASK(32);
  243. static struct platform_device db1550_spi_dev = {
  244. .dev = {
  245. .dma_mask = &spi_dmamask,
  246. .coherent_dma_mask = DMA_BIT_MASK(32),
  247. .platform_data = &db1550_spi_platdata,
  248. },
  249. .name = "au1550-spi",
  250. .id = 0, /* bus number */
  251. .num_resources = ARRAY_SIZE(au1550_psc0_res),
  252. .resource = au1550_psc0_res,
  253. };
  254. /**********************************************************************/
  255. static struct resource au1550_psc1_res[] = {
  256. [0] = {
  257. .start = AU1550_PSC1_PHYS_ADDR,
  258. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  259. .flags = IORESOURCE_MEM,
  260. },
  261. [1] = {
  262. .start = AU1550_PSC1_INT,
  263. .end = AU1550_PSC1_INT,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. [2] = {
  267. .start = AU1550_DSCR_CMD0_PSC1_TX,
  268. .end = AU1550_DSCR_CMD0_PSC1_TX,
  269. .flags = IORESOURCE_DMA,
  270. },
  271. [3] = {
  272. .start = AU1550_DSCR_CMD0_PSC1_RX,
  273. .end = AU1550_DSCR_CMD0_PSC1_RX,
  274. .flags = IORESOURCE_DMA,
  275. },
  276. };
  277. static struct platform_device db1550_ac97_dev = {
  278. .name = "au1xpsc_ac97",
  279. .id = 1, /* PSC ID */
  280. .num_resources = ARRAY_SIZE(au1550_psc1_res),
  281. .resource = au1550_psc1_res,
  282. };
  283. static struct resource au1550_psc2_res[] = {
  284. [0] = {
  285. .start = AU1550_PSC2_PHYS_ADDR,
  286. .end = AU1550_PSC2_PHYS_ADDR + 0xfff,
  287. .flags = IORESOURCE_MEM,
  288. },
  289. [1] = {
  290. .start = AU1550_PSC2_INT,
  291. .end = AU1550_PSC2_INT,
  292. .flags = IORESOURCE_IRQ,
  293. },
  294. [2] = {
  295. .start = AU1550_DSCR_CMD0_PSC2_TX,
  296. .end = AU1550_DSCR_CMD0_PSC2_TX,
  297. .flags = IORESOURCE_DMA,
  298. },
  299. [3] = {
  300. .start = AU1550_DSCR_CMD0_PSC2_RX,
  301. .end = AU1550_DSCR_CMD0_PSC2_RX,
  302. .flags = IORESOURCE_DMA,
  303. },
  304. };
  305. static struct platform_device db1550_i2c_dev = {
  306. .name = "au1xpsc_smbus",
  307. .id = 0, /* bus number */
  308. .num_resources = ARRAY_SIZE(au1550_psc2_res),
  309. .resource = au1550_psc2_res,
  310. };
  311. /**********************************************************************/
  312. static struct resource au1550_psc3_res[] = {
  313. [0] = {
  314. .start = AU1550_PSC3_PHYS_ADDR,
  315. .end = AU1550_PSC3_PHYS_ADDR + 0xfff,
  316. .flags = IORESOURCE_MEM,
  317. },
  318. [1] = {
  319. .start = AU1550_PSC3_INT,
  320. .end = AU1550_PSC3_INT,
  321. .flags = IORESOURCE_IRQ,
  322. },
  323. [2] = {
  324. .start = AU1550_DSCR_CMD0_PSC3_TX,
  325. .end = AU1550_DSCR_CMD0_PSC3_TX,
  326. .flags = IORESOURCE_DMA,
  327. },
  328. [3] = {
  329. .start = AU1550_DSCR_CMD0_PSC3_RX,
  330. .end = AU1550_DSCR_CMD0_PSC3_RX,
  331. .flags = IORESOURCE_DMA,
  332. },
  333. };
  334. static struct platform_device db1550_i2s_dev = {
  335. .name = "au1xpsc_i2s",
  336. .id = 3, /* PSC ID */
  337. .num_resources = ARRAY_SIZE(au1550_psc3_res),
  338. .resource = au1550_psc3_res,
  339. };
  340. /**********************************************************************/
  341. static struct platform_device db1550_stac_dev = {
  342. .name = "ac97-codec",
  343. .id = 1, /* on PSC1 */
  344. };
  345. static struct platform_device db1550_ac97dma_dev = {
  346. .name = "au1xpsc-pcm",
  347. .id = 1, /* on PSC3 */
  348. };
  349. static struct platform_device db1550_i2sdma_dev = {
  350. .name = "au1xpsc-pcm",
  351. .id = 3, /* on PSC3 */
  352. };
  353. static struct platform_device db1550_sndac97_dev = {
  354. .name = "db1550-ac97",
  355. };
  356. static struct platform_device db1550_sndi2s_dev = {
  357. .name = "db1550-i2s",
  358. };
  359. /**********************************************************************/
  360. static int db1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  361. {
  362. if ((slot < 11) || (slot > 13) || pin == 0)
  363. return -1;
  364. if (slot == 11)
  365. return (pin == 1) ? AU1550_PCI_INTC : 0xff;
  366. if (slot == 12) {
  367. switch (pin) {
  368. case 1: return AU1550_PCI_INTB;
  369. case 2: return AU1550_PCI_INTC;
  370. case 3: return AU1550_PCI_INTD;
  371. case 4: return AU1550_PCI_INTA;
  372. }
  373. }
  374. if (slot == 13) {
  375. switch (pin) {
  376. case 1: return AU1550_PCI_INTA;
  377. case 2: return AU1550_PCI_INTB;
  378. case 3: return AU1550_PCI_INTC;
  379. case 4: return AU1550_PCI_INTD;
  380. }
  381. }
  382. return -1;
  383. }
  384. static int pb1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  385. {
  386. if ((slot < 12) || (slot > 13) || pin == 0)
  387. return -1;
  388. if (slot == 12) {
  389. switch (pin) {
  390. case 1: return AU1500_PCI_INTB;
  391. case 2: return AU1500_PCI_INTC;
  392. case 3: return AU1500_PCI_INTD;
  393. case 4: return AU1500_PCI_INTA;
  394. }
  395. }
  396. if (slot == 13) {
  397. switch (pin) {
  398. case 1: return AU1500_PCI_INTA;
  399. case 2: return AU1500_PCI_INTB;
  400. case 3: return AU1500_PCI_INTC;
  401. case 4: return AU1500_PCI_INTD;
  402. }
  403. }
  404. return -1;
  405. }
  406. static struct resource alchemy_pci_host_res[] = {
  407. [0] = {
  408. .start = AU1500_PCI_PHYS_ADDR,
  409. .end = AU1500_PCI_PHYS_ADDR + 0xfff,
  410. .flags = IORESOURCE_MEM,
  411. },
  412. };
  413. static struct alchemy_pci_platdata db1550_pci_pd = {
  414. .board_map_irq = db1550_map_pci_irq,
  415. };
  416. static struct platform_device db1550_pci_host_dev = {
  417. .dev.platform_data = &db1550_pci_pd,
  418. .name = "alchemy-pci",
  419. .id = 0,
  420. .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
  421. .resource = alchemy_pci_host_res,
  422. };
  423. /**********************************************************************/
  424. static struct platform_device *db1550_devs[] __initdata = {
  425. &db1550_i2c_dev,
  426. &db1550_ac97_dev,
  427. &db1550_spi_dev,
  428. &db1550_i2s_dev,
  429. &db1550_stac_dev,
  430. &db1550_ac97dma_dev,
  431. &db1550_i2sdma_dev,
  432. &db1550_sndac97_dev,
  433. &db1550_sndi2s_dev,
  434. };
  435. /* must be arch_initcall; MIPS PCI scans busses in a subsys_initcall */
  436. int __init db1550_pci_setup(int id)
  437. {
  438. if (id)
  439. db1550_pci_pd.board_map_irq = pb1550_map_pci_irq;
  440. return platform_device_register(&db1550_pci_host_dev);
  441. }
  442. static void __init db1550_devices(void)
  443. {
  444. alchemy_gpio_direction_output(203, 0); /* red led on */
  445. irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_EDGE_BOTH); /* CD0# */
  446. irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_EDGE_BOTH); /* CD1# */
  447. irq_set_irq_type(AU1550_GPIO3_INT, IRQ_TYPE_LEVEL_LOW); /* CARD0# */
  448. irq_set_irq_type(AU1550_GPIO5_INT, IRQ_TYPE_LEVEL_LOW); /* CARD1# */
  449. irq_set_irq_type(AU1550_GPIO21_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG0# */
  450. irq_set_irq_type(AU1550_GPIO22_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG1# */
  451. db1x_register_pcmcia_socket(
  452. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  453. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  454. AU1000_PCMCIA_MEM_PHYS_ADDR,
  455. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  456. AU1000_PCMCIA_IO_PHYS_ADDR,
  457. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  458. AU1550_GPIO3_INT, 0,
  459. /*AU1550_GPIO21_INT*/0, 0, 0);
  460. db1x_register_pcmcia_socket(
  461. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  462. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  463. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  464. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  465. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  466. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  467. AU1550_GPIO5_INT, 1,
  468. /*AU1550_GPIO22_INT*/0, 0, 1);
  469. platform_device_register(&db1550_nand_dev);
  470. alchemy_gpio_direction_output(202, 0); /* green led on */
  471. }
  472. static void __init pb1550_devices(void)
  473. {
  474. irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_LEVEL_LOW);
  475. irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_LEVEL_LOW);
  476. irq_set_irq_type(AU1550_GPIO201_205_INT, IRQ_TYPE_LEVEL_HIGH);
  477. /* enable both PCMCIA card irqs in the shared line */
  478. alchemy_gpio2_enable_int(201); /* socket 0 card irq */
  479. alchemy_gpio2_enable_int(202); /* socket 1 card irq */
  480. /* Pb1550, like all others, also has statuschange irqs; however they're
  481. * wired up on one of the Au1550's shared GPIO201_205 line, which also
  482. * services the PCMCIA card interrupts. So we ignore statuschange and
  483. * use the GPIO201_205 exclusively for card interrupts, since a) pcmcia
  484. * drivers are used to shared irqs and b) statuschange isn't really use-
  485. * ful anyway.
  486. */
  487. db1x_register_pcmcia_socket(
  488. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  489. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  490. AU1000_PCMCIA_MEM_PHYS_ADDR,
  491. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  492. AU1000_PCMCIA_IO_PHYS_ADDR,
  493. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  494. AU1550_GPIO201_205_INT, AU1550_GPIO0_INT, 0, 0, 0);
  495. db1x_register_pcmcia_socket(
  496. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008000000,
  497. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008400000 - 1,
  498. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008000000,
  499. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008400000 - 1,
  500. AU1000_PCMCIA_IO_PHYS_ADDR + 0x008000000,
  501. AU1000_PCMCIA_IO_PHYS_ADDR + 0x008010000 - 1,
  502. AU1550_GPIO201_205_INT, AU1550_GPIO1_INT, 0, 0, 1);
  503. pb1550_nand_setup();
  504. }
  505. int __init db1550_dev_setup(void)
  506. {
  507. int swapped, id;
  508. struct clk *c;
  509. id = (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) != BCSR_WHOAMI_DB1550);
  510. i2c_register_board_info(0, db1550_i2c_devs,
  511. ARRAY_SIZE(db1550_i2c_devs));
  512. spi_register_board_info(db1550_spi_devs,
  513. ARRAY_SIZE(db1550_i2c_devs));
  514. c = clk_get(NULL, "psc0_intclk");
  515. if (!IS_ERR(c)) {
  516. clk_set_rate(c, 50000000);
  517. clk_prepare_enable(c);
  518. clk_put(c);
  519. }
  520. c = clk_get(NULL, "psc2_intclk");
  521. if (!IS_ERR(c)) {
  522. clk_set_rate(c, db1550_spi_platdata.mainclk_hz);
  523. clk_prepare_enable(c);
  524. clk_put(c);
  525. }
  526. /* Audio PSC clock is supplied by codecs (PSC1, 3) FIXME: platdata!! */
  527. __raw_writel(PSC_SEL_CLK_SERCLK,
  528. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  529. wmb();
  530. __raw_writel(PSC_SEL_CLK_SERCLK,
  531. (void __iomem *)KSEG1ADDR(AU1550_PSC3_PHYS_ADDR) + PSC_SEL_OFFSET);
  532. wmb();
  533. /* SPI/I2C use internally supplied 50MHz source */
  534. __raw_writel(PSC_SEL_CLK_INTCLK,
  535. (void __iomem *)KSEG1ADDR(AU1550_PSC0_PHYS_ADDR) + PSC_SEL_OFFSET);
  536. wmb();
  537. __raw_writel(PSC_SEL_CLK_INTCLK,
  538. (void __iomem *)KSEG1ADDR(AU1550_PSC2_PHYS_ADDR) + PSC_SEL_OFFSET);
  539. wmb();
  540. id ? pb1550_devices() : db1550_devices();
  541. swapped = bcsr_read(BCSR_STATUS) &
  542. (id ? BCSR_STATUS_PB1550_SWAPBOOT : BCSR_STATUS_DB1000_SWAPBOOT);
  543. db1x_register_norflash(128 << 20, 4, swapped);
  544. return platform_add_devices(db1550_devs, ARRAY_SIZE(db1550_devs));
  545. }