i2c-aspeed.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. /*
  2. * Aspeed 24XX/25XX I2C Controller.
  3. *
  4. * Copyright (C) 2012-2017 ASPEED Technology Inc.
  5. * Copyright 2017 IBM Corporation
  6. * Copyright 2017 Google, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/completion.h>
  14. #include <linux/err.h>
  15. #include <linux/errno.h>
  16. #include <linux/i2c.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/irqchip/chained_irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/reset.h>
  30. #include <linux/slab.h>
  31. /* I2C Register */
  32. #define ASPEED_I2C_FUN_CTRL_REG 0x00
  33. #define ASPEED_I2C_AC_TIMING_REG1 0x04
  34. #define ASPEED_I2C_AC_TIMING_REG2 0x08
  35. #define ASPEED_I2C_INTR_CTRL_REG 0x0c
  36. #define ASPEED_I2C_INTR_STS_REG 0x10
  37. #define ASPEED_I2C_CMD_REG 0x14
  38. #define ASPEED_I2C_DEV_ADDR_REG 0x18
  39. #define ASPEED_I2C_BYTE_BUF_REG 0x20
  40. /* Global Register Definition */
  41. /* 0x00 : I2C Interrupt Status Register */
  42. /* 0x08 : I2C Interrupt Target Assignment */
  43. /* Device Register Definition */
  44. /* 0x00 : I2CD Function Control Register */
  45. #define ASPEED_I2CD_MULTI_MASTER_DIS BIT(15)
  46. #define ASPEED_I2CD_SDA_DRIVE_1T_EN BIT(8)
  47. #define ASPEED_I2CD_M_SDA_DRIVE_1T_EN BIT(7)
  48. #define ASPEED_I2CD_M_HIGH_SPEED_EN BIT(6)
  49. #define ASPEED_I2CD_SLAVE_EN BIT(1)
  50. #define ASPEED_I2CD_MASTER_EN BIT(0)
  51. /* 0x04 : I2CD Clock and AC Timing Control Register #1 */
  52. #define ASPEED_I2CD_TIME_TBUF_MASK GENMASK(31, 28)
  53. #define ASPEED_I2CD_TIME_THDSTA_MASK GENMASK(27, 24)
  54. #define ASPEED_I2CD_TIME_TACST_MASK GENMASK(23, 20)
  55. #define ASPEED_I2CD_TIME_SCL_HIGH_SHIFT 16
  56. #define ASPEED_I2CD_TIME_SCL_HIGH_MASK GENMASK(19, 16)
  57. #define ASPEED_I2CD_TIME_SCL_LOW_SHIFT 12
  58. #define ASPEED_I2CD_TIME_SCL_LOW_MASK GENMASK(15, 12)
  59. #define ASPEED_I2CD_TIME_BASE_DIVISOR_MASK GENMASK(3, 0)
  60. #define ASPEED_I2CD_TIME_SCL_REG_MAX GENMASK(3, 0)
  61. /* 0x08 : I2CD Clock and AC Timing Control Register #2 */
  62. #define ASPEED_NO_TIMEOUT_CTRL 0
  63. /* 0x0c : I2CD Interrupt Control Register &
  64. * 0x10 : I2CD Interrupt Status Register
  65. *
  66. * These share bit definitions, so use the same values for the enable &
  67. * status bits.
  68. */
  69. #define ASPEED_I2CD_INTR_SDA_DL_TIMEOUT BIT(14)
  70. #define ASPEED_I2CD_INTR_BUS_RECOVER_DONE BIT(13)
  71. #define ASPEED_I2CD_INTR_SLAVE_MATCH BIT(7)
  72. #define ASPEED_I2CD_INTR_SCL_TIMEOUT BIT(6)
  73. #define ASPEED_I2CD_INTR_ABNORMAL BIT(5)
  74. #define ASPEED_I2CD_INTR_NORMAL_STOP BIT(4)
  75. #define ASPEED_I2CD_INTR_ARBIT_LOSS BIT(3)
  76. #define ASPEED_I2CD_INTR_RX_DONE BIT(2)
  77. #define ASPEED_I2CD_INTR_TX_NAK BIT(1)
  78. #define ASPEED_I2CD_INTR_TX_ACK BIT(0)
  79. #define ASPEED_I2CD_INTR_ALL \
  80. (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT | \
  81. ASPEED_I2CD_INTR_BUS_RECOVER_DONE | \
  82. ASPEED_I2CD_INTR_SCL_TIMEOUT | \
  83. ASPEED_I2CD_INTR_ABNORMAL | \
  84. ASPEED_I2CD_INTR_NORMAL_STOP | \
  85. ASPEED_I2CD_INTR_ARBIT_LOSS | \
  86. ASPEED_I2CD_INTR_RX_DONE | \
  87. ASPEED_I2CD_INTR_TX_NAK | \
  88. ASPEED_I2CD_INTR_TX_ACK)
  89. /* 0x14 : I2CD Command/Status Register */
  90. #define ASPEED_I2CD_SCL_LINE_STS BIT(18)
  91. #define ASPEED_I2CD_SDA_LINE_STS BIT(17)
  92. #define ASPEED_I2CD_BUS_BUSY_STS BIT(16)
  93. #define ASPEED_I2CD_BUS_RECOVER_CMD BIT(11)
  94. /* Command Bit */
  95. #define ASPEED_I2CD_M_STOP_CMD BIT(5)
  96. #define ASPEED_I2CD_M_S_RX_CMD_LAST BIT(4)
  97. #define ASPEED_I2CD_M_RX_CMD BIT(3)
  98. #define ASPEED_I2CD_S_TX_CMD BIT(2)
  99. #define ASPEED_I2CD_M_TX_CMD BIT(1)
  100. #define ASPEED_I2CD_M_START_CMD BIT(0)
  101. /* 0x18 : I2CD Slave Device Address Register */
  102. #define ASPEED_I2CD_DEV_ADDR_MASK GENMASK(6, 0)
  103. enum aspeed_i2c_master_state {
  104. ASPEED_I2C_MASTER_INACTIVE,
  105. ASPEED_I2C_MASTER_START,
  106. ASPEED_I2C_MASTER_TX_FIRST,
  107. ASPEED_I2C_MASTER_TX,
  108. ASPEED_I2C_MASTER_RX_FIRST,
  109. ASPEED_I2C_MASTER_RX,
  110. ASPEED_I2C_MASTER_STOP,
  111. };
  112. enum aspeed_i2c_slave_state {
  113. ASPEED_I2C_SLAVE_STOP,
  114. ASPEED_I2C_SLAVE_START,
  115. ASPEED_I2C_SLAVE_READ_REQUESTED,
  116. ASPEED_I2C_SLAVE_READ_PROCESSED,
  117. ASPEED_I2C_SLAVE_WRITE_REQUESTED,
  118. ASPEED_I2C_SLAVE_WRITE_RECEIVED,
  119. };
  120. struct aspeed_i2c_bus {
  121. struct i2c_adapter adap;
  122. struct device *dev;
  123. void __iomem *base;
  124. struct reset_control *rst;
  125. /* Synchronizes I/O mem access to base. */
  126. spinlock_t lock;
  127. struct completion cmd_complete;
  128. u32 (*get_clk_reg_val)(struct device *dev,
  129. u32 divisor);
  130. unsigned long parent_clk_frequency;
  131. u32 bus_frequency;
  132. /* Transaction state. */
  133. enum aspeed_i2c_master_state master_state;
  134. struct i2c_msg *msgs;
  135. size_t buf_index;
  136. size_t msgs_index;
  137. size_t msgs_count;
  138. bool send_stop;
  139. int cmd_err;
  140. /* Protected only by i2c_lock_bus */
  141. int master_xfer_result;
  142. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  143. struct i2c_client *slave;
  144. enum aspeed_i2c_slave_state slave_state;
  145. #endif /* CONFIG_I2C_SLAVE */
  146. };
  147. static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus);
  148. static int aspeed_i2c_recover_bus(struct aspeed_i2c_bus *bus)
  149. {
  150. unsigned long time_left, flags;
  151. int ret = 0;
  152. u32 command;
  153. spin_lock_irqsave(&bus->lock, flags);
  154. command = readl(bus->base + ASPEED_I2C_CMD_REG);
  155. if (command & ASPEED_I2CD_SDA_LINE_STS) {
  156. /* Bus is idle: no recovery needed. */
  157. if (command & ASPEED_I2CD_SCL_LINE_STS)
  158. goto out;
  159. dev_dbg(bus->dev, "SCL hung (state %x), attempting recovery\n",
  160. command);
  161. reinit_completion(&bus->cmd_complete);
  162. writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
  163. spin_unlock_irqrestore(&bus->lock, flags);
  164. time_left = wait_for_completion_timeout(
  165. &bus->cmd_complete, bus->adap.timeout);
  166. spin_lock_irqsave(&bus->lock, flags);
  167. if (time_left == 0)
  168. goto reset_out;
  169. else if (bus->cmd_err)
  170. goto reset_out;
  171. /* Recovery failed. */
  172. else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
  173. ASPEED_I2CD_SCL_LINE_STS))
  174. goto reset_out;
  175. /* Bus error. */
  176. } else {
  177. dev_dbg(bus->dev, "SDA hung (state %x), attempting recovery\n",
  178. command);
  179. reinit_completion(&bus->cmd_complete);
  180. /* Writes 1 to 8 SCL clock cycles until SDA is released. */
  181. writel(ASPEED_I2CD_BUS_RECOVER_CMD,
  182. bus->base + ASPEED_I2C_CMD_REG);
  183. spin_unlock_irqrestore(&bus->lock, flags);
  184. time_left = wait_for_completion_timeout(
  185. &bus->cmd_complete, bus->adap.timeout);
  186. spin_lock_irqsave(&bus->lock, flags);
  187. if (time_left == 0)
  188. goto reset_out;
  189. else if (bus->cmd_err)
  190. goto reset_out;
  191. /* Recovery failed. */
  192. else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
  193. ASPEED_I2CD_SDA_LINE_STS))
  194. goto reset_out;
  195. }
  196. out:
  197. spin_unlock_irqrestore(&bus->lock, flags);
  198. return ret;
  199. reset_out:
  200. spin_unlock_irqrestore(&bus->lock, flags);
  201. return aspeed_i2c_reset(bus);
  202. }
  203. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  204. static bool aspeed_i2c_slave_irq(struct aspeed_i2c_bus *bus)
  205. {
  206. u32 command, irq_status, status_ack = 0;
  207. struct i2c_client *slave = bus->slave;
  208. bool irq_handled = true;
  209. u8 value;
  210. if (!slave) {
  211. irq_handled = false;
  212. goto out;
  213. }
  214. command = readl(bus->base + ASPEED_I2C_CMD_REG);
  215. irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
  216. /* Slave was requested, restart state machine. */
  217. if (irq_status & ASPEED_I2CD_INTR_SLAVE_MATCH) {
  218. status_ack |= ASPEED_I2CD_INTR_SLAVE_MATCH;
  219. bus->slave_state = ASPEED_I2C_SLAVE_START;
  220. }
  221. /* Slave is not currently active, irq was for someone else. */
  222. if (bus->slave_state == ASPEED_I2C_SLAVE_STOP) {
  223. irq_handled = false;
  224. goto out;
  225. }
  226. dev_dbg(bus->dev, "slave irq status 0x%08x, cmd 0x%08x\n",
  227. irq_status, command);
  228. /* Slave was sent something. */
  229. if (irq_status & ASPEED_I2CD_INTR_RX_DONE) {
  230. value = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
  231. /* Handle address frame. */
  232. if (bus->slave_state == ASPEED_I2C_SLAVE_START) {
  233. if (value & 0x1)
  234. bus->slave_state =
  235. ASPEED_I2C_SLAVE_READ_REQUESTED;
  236. else
  237. bus->slave_state =
  238. ASPEED_I2C_SLAVE_WRITE_REQUESTED;
  239. }
  240. status_ack |= ASPEED_I2CD_INTR_RX_DONE;
  241. }
  242. /* Slave was asked to stop. */
  243. if (irq_status & ASPEED_I2CD_INTR_NORMAL_STOP) {
  244. status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
  245. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  246. }
  247. if (irq_status & ASPEED_I2CD_INTR_TX_NAK) {
  248. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  249. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  250. }
  251. switch (bus->slave_state) {
  252. case ASPEED_I2C_SLAVE_READ_REQUESTED:
  253. if (irq_status & ASPEED_I2CD_INTR_TX_ACK)
  254. dev_err(bus->dev, "Unexpected ACK on read request.\n");
  255. bus->slave_state = ASPEED_I2C_SLAVE_READ_PROCESSED;
  256. i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
  257. writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  258. writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
  259. break;
  260. case ASPEED_I2C_SLAVE_READ_PROCESSED:
  261. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  262. if (!(irq_status & ASPEED_I2CD_INTR_TX_ACK))
  263. dev_err(bus->dev,
  264. "Expected ACK after processed read.\n");
  265. i2c_slave_event(slave, I2C_SLAVE_READ_PROCESSED, &value);
  266. writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  267. writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
  268. break;
  269. case ASPEED_I2C_SLAVE_WRITE_REQUESTED:
  270. bus->slave_state = ASPEED_I2C_SLAVE_WRITE_RECEIVED;
  271. i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
  272. break;
  273. case ASPEED_I2C_SLAVE_WRITE_RECEIVED:
  274. i2c_slave_event(slave, I2C_SLAVE_WRITE_RECEIVED, &value);
  275. break;
  276. case ASPEED_I2C_SLAVE_STOP:
  277. i2c_slave_event(slave, I2C_SLAVE_STOP, &value);
  278. break;
  279. default:
  280. dev_err(bus->dev, "unhandled slave_state: %d\n",
  281. bus->slave_state);
  282. break;
  283. }
  284. if (status_ack != irq_status)
  285. dev_err(bus->dev,
  286. "irq handled != irq. expected %x, but was %x\n",
  287. irq_status, status_ack);
  288. writel(status_ack, bus->base + ASPEED_I2C_INTR_STS_REG);
  289. out:
  290. return irq_handled;
  291. }
  292. #endif /* CONFIG_I2C_SLAVE */
  293. /* precondition: bus.lock has been acquired. */
  294. static void aspeed_i2c_do_start(struct aspeed_i2c_bus *bus)
  295. {
  296. u32 command = ASPEED_I2CD_M_START_CMD | ASPEED_I2CD_M_TX_CMD;
  297. struct i2c_msg *msg = &bus->msgs[bus->msgs_index];
  298. u8 slave_addr = i2c_8bit_addr_from_msg(msg);
  299. bus->master_state = ASPEED_I2C_MASTER_START;
  300. bus->buf_index = 0;
  301. if (msg->flags & I2C_M_RD) {
  302. command |= ASPEED_I2CD_M_RX_CMD;
  303. /* Need to let the hardware know to NACK after RX. */
  304. if (msg->len == 1 && !(msg->flags & I2C_M_RECV_LEN))
  305. command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
  306. }
  307. writel(slave_addr, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  308. writel(command, bus->base + ASPEED_I2C_CMD_REG);
  309. }
  310. /* precondition: bus.lock has been acquired. */
  311. static void aspeed_i2c_do_stop(struct aspeed_i2c_bus *bus)
  312. {
  313. bus->master_state = ASPEED_I2C_MASTER_STOP;
  314. writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
  315. }
  316. /* precondition: bus.lock has been acquired. */
  317. static void aspeed_i2c_next_msg_or_stop(struct aspeed_i2c_bus *bus)
  318. {
  319. if (bus->msgs_index + 1 < bus->msgs_count) {
  320. bus->msgs_index++;
  321. aspeed_i2c_do_start(bus);
  322. } else {
  323. aspeed_i2c_do_stop(bus);
  324. }
  325. }
  326. static int aspeed_i2c_is_irq_error(u32 irq_status)
  327. {
  328. if (irq_status & ASPEED_I2CD_INTR_ARBIT_LOSS)
  329. return -EAGAIN;
  330. if (irq_status & (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT |
  331. ASPEED_I2CD_INTR_SCL_TIMEOUT))
  332. return -EBUSY;
  333. if (irq_status & (ASPEED_I2CD_INTR_ABNORMAL))
  334. return -EPROTO;
  335. return 0;
  336. }
  337. static bool aspeed_i2c_master_irq(struct aspeed_i2c_bus *bus)
  338. {
  339. u32 irq_status, status_ack = 0, command = 0;
  340. struct i2c_msg *msg;
  341. u8 recv_byte;
  342. int ret;
  343. irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
  344. /* Ack all interrupt bits. */
  345. writel(irq_status, bus->base + ASPEED_I2C_INTR_STS_REG);
  346. if (irq_status & ASPEED_I2CD_INTR_BUS_RECOVER_DONE) {
  347. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  348. status_ack |= ASPEED_I2CD_INTR_BUS_RECOVER_DONE;
  349. goto out_complete;
  350. }
  351. /*
  352. * We encountered an interrupt that reports an error: the hardware
  353. * should clear the command queue effectively taking us back to the
  354. * INACTIVE state.
  355. */
  356. ret = aspeed_i2c_is_irq_error(irq_status);
  357. if (ret < 0) {
  358. dev_dbg(bus->dev, "received error interrupt: 0x%08x\n",
  359. irq_status);
  360. bus->cmd_err = ret;
  361. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  362. goto out_complete;
  363. }
  364. /* We are in an invalid state; reset bus to a known state. */
  365. if (!bus->msgs) {
  366. dev_err(bus->dev, "bus in unknown state\n");
  367. bus->cmd_err = -EIO;
  368. if (bus->master_state != ASPEED_I2C_MASTER_STOP)
  369. aspeed_i2c_do_stop(bus);
  370. goto out_no_complete;
  371. }
  372. msg = &bus->msgs[bus->msgs_index];
  373. /*
  374. * START is a special case because we still have to handle a subsequent
  375. * TX or RX immediately after we handle it, so we handle it here and
  376. * then update the state and handle the new state below.
  377. */
  378. if (bus->master_state == ASPEED_I2C_MASTER_START) {
  379. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
  380. pr_devel("no slave present at %02x\n", msg->addr);
  381. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  382. bus->cmd_err = -ENXIO;
  383. aspeed_i2c_do_stop(bus);
  384. goto out_no_complete;
  385. }
  386. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  387. if (msg->len == 0) { /* SMBUS_QUICK */
  388. aspeed_i2c_do_stop(bus);
  389. goto out_no_complete;
  390. }
  391. if (msg->flags & I2C_M_RD)
  392. bus->master_state = ASPEED_I2C_MASTER_RX_FIRST;
  393. else
  394. bus->master_state = ASPEED_I2C_MASTER_TX_FIRST;
  395. }
  396. switch (bus->master_state) {
  397. case ASPEED_I2C_MASTER_TX:
  398. if (unlikely(irq_status & ASPEED_I2CD_INTR_TX_NAK)) {
  399. dev_dbg(bus->dev, "slave NACKed TX\n");
  400. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  401. goto error_and_stop;
  402. } else if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
  403. dev_err(bus->dev, "slave failed to ACK TX\n");
  404. goto error_and_stop;
  405. }
  406. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  407. /* fallthrough intended */
  408. case ASPEED_I2C_MASTER_TX_FIRST:
  409. if (bus->buf_index < msg->len) {
  410. bus->master_state = ASPEED_I2C_MASTER_TX;
  411. writel(msg->buf[bus->buf_index++],
  412. bus->base + ASPEED_I2C_BYTE_BUF_REG);
  413. writel(ASPEED_I2CD_M_TX_CMD,
  414. bus->base + ASPEED_I2C_CMD_REG);
  415. } else {
  416. aspeed_i2c_next_msg_or_stop(bus);
  417. }
  418. goto out_no_complete;
  419. case ASPEED_I2C_MASTER_RX_FIRST:
  420. /* RX may not have completed yet (only address cycle) */
  421. if (!(irq_status & ASPEED_I2CD_INTR_RX_DONE))
  422. goto out_no_complete;
  423. /* fallthrough intended */
  424. case ASPEED_I2C_MASTER_RX:
  425. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_RX_DONE))) {
  426. dev_err(bus->dev, "master failed to RX\n");
  427. goto error_and_stop;
  428. }
  429. status_ack |= ASPEED_I2CD_INTR_RX_DONE;
  430. recv_byte = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
  431. msg->buf[bus->buf_index++] = recv_byte;
  432. if (msg->flags & I2C_M_RECV_LEN) {
  433. if (unlikely(recv_byte > I2C_SMBUS_BLOCK_MAX)) {
  434. bus->cmd_err = -EPROTO;
  435. aspeed_i2c_do_stop(bus);
  436. goto out_no_complete;
  437. }
  438. msg->len = recv_byte +
  439. ((msg->flags & I2C_CLIENT_PEC) ? 2 : 1);
  440. msg->flags &= ~I2C_M_RECV_LEN;
  441. }
  442. if (bus->buf_index < msg->len) {
  443. bus->master_state = ASPEED_I2C_MASTER_RX;
  444. command = ASPEED_I2CD_M_RX_CMD;
  445. if (bus->buf_index + 1 == msg->len)
  446. command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
  447. writel(command, bus->base + ASPEED_I2C_CMD_REG);
  448. } else {
  449. aspeed_i2c_next_msg_or_stop(bus);
  450. }
  451. goto out_no_complete;
  452. case ASPEED_I2C_MASTER_STOP:
  453. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_NORMAL_STOP))) {
  454. dev_err(bus->dev, "master failed to STOP\n");
  455. bus->cmd_err = -EIO;
  456. /* Do not STOP as we have already tried. */
  457. } else {
  458. status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
  459. }
  460. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  461. goto out_complete;
  462. case ASPEED_I2C_MASTER_INACTIVE:
  463. dev_err(bus->dev,
  464. "master received interrupt 0x%08x, but is inactive\n",
  465. irq_status);
  466. bus->cmd_err = -EIO;
  467. /* Do not STOP as we should be inactive. */
  468. goto out_complete;
  469. default:
  470. WARN(1, "unknown master state\n");
  471. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  472. bus->cmd_err = -EINVAL;
  473. goto out_complete;
  474. }
  475. error_and_stop:
  476. bus->cmd_err = -EIO;
  477. aspeed_i2c_do_stop(bus);
  478. goto out_no_complete;
  479. out_complete:
  480. bus->msgs = NULL;
  481. if (bus->cmd_err)
  482. bus->master_xfer_result = bus->cmd_err;
  483. else
  484. bus->master_xfer_result = bus->msgs_index + 1;
  485. complete(&bus->cmd_complete);
  486. out_no_complete:
  487. if (irq_status != status_ack)
  488. dev_err(bus->dev,
  489. "irq handled != irq. expected 0x%08x, but was 0x%08x\n",
  490. irq_status, status_ack);
  491. return !!irq_status;
  492. }
  493. static irqreturn_t aspeed_i2c_bus_irq(int irq, void *dev_id)
  494. {
  495. struct aspeed_i2c_bus *bus = dev_id;
  496. bool ret;
  497. spin_lock(&bus->lock);
  498. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  499. if (IS_ENABLED(CONFIG_I2C_SLAVE) && aspeed_i2c_slave_irq(bus)) {
  500. dev_dbg(bus->dev, "irq handled by slave.\n");
  501. ret = true;
  502. goto out;
  503. }
  504. #endif /* CONFIG_I2C_SLAVE */
  505. ret = aspeed_i2c_master_irq(bus);
  506. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  507. out:
  508. #endif
  509. spin_unlock(&bus->lock);
  510. return ret ? IRQ_HANDLED : IRQ_NONE;
  511. }
  512. static int aspeed_i2c_master_xfer(struct i2c_adapter *adap,
  513. struct i2c_msg *msgs, int num)
  514. {
  515. struct aspeed_i2c_bus *bus = i2c_get_adapdata(adap);
  516. unsigned long time_left, flags;
  517. int ret = 0;
  518. spin_lock_irqsave(&bus->lock, flags);
  519. bus->cmd_err = 0;
  520. /* If bus is busy, attempt recovery. We assume a single master
  521. * environment.
  522. */
  523. if (readl(bus->base + ASPEED_I2C_CMD_REG) & ASPEED_I2CD_BUS_BUSY_STS) {
  524. spin_unlock_irqrestore(&bus->lock, flags);
  525. ret = aspeed_i2c_recover_bus(bus);
  526. if (ret)
  527. return ret;
  528. spin_lock_irqsave(&bus->lock, flags);
  529. }
  530. bus->cmd_err = 0;
  531. bus->msgs = msgs;
  532. bus->msgs_index = 0;
  533. bus->msgs_count = num;
  534. reinit_completion(&bus->cmd_complete);
  535. aspeed_i2c_do_start(bus);
  536. spin_unlock_irqrestore(&bus->lock, flags);
  537. time_left = wait_for_completion_timeout(&bus->cmd_complete,
  538. bus->adap.timeout);
  539. if (time_left == 0)
  540. return -ETIMEDOUT;
  541. else
  542. return bus->master_xfer_result;
  543. }
  544. static u32 aspeed_i2c_functionality(struct i2c_adapter *adap)
  545. {
  546. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA;
  547. }
  548. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  549. /* precondition: bus.lock has been acquired. */
  550. static void __aspeed_i2c_reg_slave(struct aspeed_i2c_bus *bus, u16 slave_addr)
  551. {
  552. u32 addr_reg_val, func_ctrl_reg_val;
  553. /* Set slave addr. */
  554. addr_reg_val = readl(bus->base + ASPEED_I2C_DEV_ADDR_REG);
  555. addr_reg_val &= ~ASPEED_I2CD_DEV_ADDR_MASK;
  556. addr_reg_val |= slave_addr & ASPEED_I2CD_DEV_ADDR_MASK;
  557. writel(addr_reg_val, bus->base + ASPEED_I2C_DEV_ADDR_REG);
  558. /* Turn on slave mode. */
  559. func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
  560. func_ctrl_reg_val |= ASPEED_I2CD_SLAVE_EN;
  561. writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  562. }
  563. static int aspeed_i2c_reg_slave(struct i2c_client *client)
  564. {
  565. struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
  566. unsigned long flags;
  567. spin_lock_irqsave(&bus->lock, flags);
  568. if (bus->slave) {
  569. spin_unlock_irqrestore(&bus->lock, flags);
  570. return -EINVAL;
  571. }
  572. __aspeed_i2c_reg_slave(bus, client->addr);
  573. bus->slave = client;
  574. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  575. spin_unlock_irqrestore(&bus->lock, flags);
  576. return 0;
  577. }
  578. static int aspeed_i2c_unreg_slave(struct i2c_client *client)
  579. {
  580. struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
  581. u32 func_ctrl_reg_val;
  582. unsigned long flags;
  583. spin_lock_irqsave(&bus->lock, flags);
  584. if (!bus->slave) {
  585. spin_unlock_irqrestore(&bus->lock, flags);
  586. return -EINVAL;
  587. }
  588. /* Turn off slave mode. */
  589. func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
  590. func_ctrl_reg_val &= ~ASPEED_I2CD_SLAVE_EN;
  591. writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  592. bus->slave = NULL;
  593. spin_unlock_irqrestore(&bus->lock, flags);
  594. return 0;
  595. }
  596. #endif /* CONFIG_I2C_SLAVE */
  597. static const struct i2c_algorithm aspeed_i2c_algo = {
  598. .master_xfer = aspeed_i2c_master_xfer,
  599. .functionality = aspeed_i2c_functionality,
  600. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  601. .reg_slave = aspeed_i2c_reg_slave,
  602. .unreg_slave = aspeed_i2c_unreg_slave,
  603. #endif /* CONFIG_I2C_SLAVE */
  604. };
  605. static u32 aspeed_i2c_get_clk_reg_val(struct device *dev,
  606. u32 clk_high_low_mask,
  607. u32 divisor)
  608. {
  609. u32 base_clk_divisor, clk_high_low_max, clk_high, clk_low, tmp;
  610. /*
  611. * SCL_high and SCL_low represent a value 1 greater than what is stored
  612. * since a zero divider is meaningless. Thus, the max value each can
  613. * store is every bit set + 1. Since SCL_high and SCL_low are added
  614. * together (see below), the max value of both is the max value of one
  615. * them times two.
  616. */
  617. clk_high_low_max = (clk_high_low_mask + 1) * 2;
  618. /*
  619. * The actual clock frequency of SCL is:
  620. * SCL_freq = APB_freq / (base_freq * (SCL_high + SCL_low))
  621. * = APB_freq / divisor
  622. * where base_freq is a programmable clock divider; its value is
  623. * base_freq = 1 << base_clk_divisor
  624. * SCL_high is the number of base_freq clock cycles that SCL stays high
  625. * and SCL_low is the number of base_freq clock cycles that SCL stays
  626. * low for a period of SCL.
  627. * The actual register has a minimum SCL_high and SCL_low minimum of 1;
  628. * thus, they start counting at zero. So
  629. * SCL_high = clk_high + 1
  630. * SCL_low = clk_low + 1
  631. * Thus,
  632. * SCL_freq = APB_freq /
  633. * ((1 << base_clk_divisor) * (clk_high + 1 + clk_low + 1))
  634. * The documentation recommends clk_high >= clk_high_max / 2 and
  635. * clk_low >= clk_low_max / 2 - 1 when possible; this last constraint
  636. * gives us the following solution:
  637. */
  638. base_clk_divisor = divisor > clk_high_low_max ?
  639. ilog2((divisor - 1) / clk_high_low_max) + 1 : 0;
  640. if (base_clk_divisor > ASPEED_I2CD_TIME_BASE_DIVISOR_MASK) {
  641. base_clk_divisor = ASPEED_I2CD_TIME_BASE_DIVISOR_MASK;
  642. clk_low = clk_high_low_mask;
  643. clk_high = clk_high_low_mask;
  644. dev_err(dev,
  645. "clamping clock divider: divider requested, %u, is greater than largest possible divider, %u.\n",
  646. divisor, (1 << base_clk_divisor) * clk_high_low_max);
  647. } else {
  648. tmp = (divisor + (1 << base_clk_divisor) - 1)
  649. >> base_clk_divisor;
  650. clk_low = tmp / 2;
  651. clk_high = tmp - clk_low;
  652. if (clk_high)
  653. clk_high--;
  654. if (clk_low)
  655. clk_low--;
  656. }
  657. return ((clk_high << ASPEED_I2CD_TIME_SCL_HIGH_SHIFT)
  658. & ASPEED_I2CD_TIME_SCL_HIGH_MASK)
  659. | ((clk_low << ASPEED_I2CD_TIME_SCL_LOW_SHIFT)
  660. & ASPEED_I2CD_TIME_SCL_LOW_MASK)
  661. | (base_clk_divisor
  662. & ASPEED_I2CD_TIME_BASE_DIVISOR_MASK);
  663. }
  664. static u32 aspeed_i2c_24xx_get_clk_reg_val(struct device *dev, u32 divisor)
  665. {
  666. /*
  667. * clk_high and clk_low are each 3 bits wide, so each can hold a max
  668. * value of 8 giving a clk_high_low_max of 16.
  669. */
  670. return aspeed_i2c_get_clk_reg_val(dev, GENMASK(2, 0), divisor);
  671. }
  672. static u32 aspeed_i2c_25xx_get_clk_reg_val(struct device *dev, u32 divisor)
  673. {
  674. /*
  675. * clk_high and clk_low are each 4 bits wide, so each can hold a max
  676. * value of 16 giving a clk_high_low_max of 32.
  677. */
  678. return aspeed_i2c_get_clk_reg_val(dev, GENMASK(3, 0), divisor);
  679. }
  680. /* precondition: bus.lock has been acquired. */
  681. static int aspeed_i2c_init_clk(struct aspeed_i2c_bus *bus)
  682. {
  683. u32 divisor, clk_reg_val;
  684. divisor = DIV_ROUND_UP(bus->parent_clk_frequency, bus->bus_frequency);
  685. clk_reg_val = readl(bus->base + ASPEED_I2C_AC_TIMING_REG1);
  686. clk_reg_val &= (ASPEED_I2CD_TIME_TBUF_MASK |
  687. ASPEED_I2CD_TIME_THDSTA_MASK |
  688. ASPEED_I2CD_TIME_TACST_MASK);
  689. clk_reg_val |= bus->get_clk_reg_val(bus->dev, divisor);
  690. writel(clk_reg_val, bus->base + ASPEED_I2C_AC_TIMING_REG1);
  691. writel(ASPEED_NO_TIMEOUT_CTRL, bus->base + ASPEED_I2C_AC_TIMING_REG2);
  692. return 0;
  693. }
  694. /* precondition: bus.lock has been acquired. */
  695. static int aspeed_i2c_init(struct aspeed_i2c_bus *bus,
  696. struct platform_device *pdev)
  697. {
  698. u32 fun_ctrl_reg = ASPEED_I2CD_MASTER_EN;
  699. int ret;
  700. /* Disable everything. */
  701. writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  702. ret = aspeed_i2c_init_clk(bus);
  703. if (ret < 0)
  704. return ret;
  705. if (!of_property_read_bool(pdev->dev.of_node, "multi-master"))
  706. fun_ctrl_reg |= ASPEED_I2CD_MULTI_MASTER_DIS;
  707. /* Enable Master Mode */
  708. writel(readl(bus->base + ASPEED_I2C_FUN_CTRL_REG) | fun_ctrl_reg,
  709. bus->base + ASPEED_I2C_FUN_CTRL_REG);
  710. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  711. /* If slave has already been registered, re-enable it. */
  712. if (bus->slave)
  713. __aspeed_i2c_reg_slave(bus, bus->slave->addr);
  714. #endif /* CONFIG_I2C_SLAVE */
  715. /* Set interrupt generation of I2C controller */
  716. writel(ASPEED_I2CD_INTR_ALL, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  717. return 0;
  718. }
  719. static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus)
  720. {
  721. struct platform_device *pdev = to_platform_device(bus->dev);
  722. unsigned long flags;
  723. int ret;
  724. spin_lock_irqsave(&bus->lock, flags);
  725. /* Disable and ack all interrupts. */
  726. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  727. writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
  728. ret = aspeed_i2c_init(bus, pdev);
  729. spin_unlock_irqrestore(&bus->lock, flags);
  730. return ret;
  731. }
  732. static const struct of_device_id aspeed_i2c_bus_of_table[] = {
  733. {
  734. .compatible = "aspeed,ast2400-i2c-bus",
  735. .data = aspeed_i2c_24xx_get_clk_reg_val,
  736. },
  737. {
  738. .compatible = "aspeed,ast2500-i2c-bus",
  739. .data = aspeed_i2c_25xx_get_clk_reg_val,
  740. },
  741. { },
  742. };
  743. MODULE_DEVICE_TABLE(of, aspeed_i2c_bus_of_table);
  744. static int aspeed_i2c_probe_bus(struct platform_device *pdev)
  745. {
  746. const struct of_device_id *match;
  747. struct aspeed_i2c_bus *bus;
  748. struct clk *parent_clk;
  749. struct resource *res;
  750. int irq, ret;
  751. bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
  752. if (!bus)
  753. return -ENOMEM;
  754. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  755. bus->base = devm_ioremap_resource(&pdev->dev, res);
  756. if (IS_ERR(bus->base))
  757. return PTR_ERR(bus->base);
  758. parent_clk = devm_clk_get(&pdev->dev, NULL);
  759. if (IS_ERR(parent_clk))
  760. return PTR_ERR(parent_clk);
  761. bus->parent_clk_frequency = clk_get_rate(parent_clk);
  762. /* We just need the clock rate, we don't actually use the clk object. */
  763. devm_clk_put(&pdev->dev, parent_clk);
  764. bus->rst = devm_reset_control_get_shared(&pdev->dev, NULL);
  765. if (IS_ERR(bus->rst)) {
  766. dev_err(&pdev->dev,
  767. "missing or invalid reset controller device tree entry\n");
  768. return PTR_ERR(bus->rst);
  769. }
  770. reset_control_deassert(bus->rst);
  771. ret = of_property_read_u32(pdev->dev.of_node,
  772. "bus-frequency", &bus->bus_frequency);
  773. if (ret < 0) {
  774. dev_err(&pdev->dev,
  775. "Could not read bus-frequency property\n");
  776. bus->bus_frequency = 100000;
  777. }
  778. match = of_match_node(aspeed_i2c_bus_of_table, pdev->dev.of_node);
  779. if (!match)
  780. bus->get_clk_reg_val = aspeed_i2c_24xx_get_clk_reg_val;
  781. else
  782. bus->get_clk_reg_val = (u32 (*)(struct device *, u32))
  783. match->data;
  784. /* Initialize the I2C adapter */
  785. spin_lock_init(&bus->lock);
  786. init_completion(&bus->cmd_complete);
  787. bus->adap.owner = THIS_MODULE;
  788. bus->adap.retries = 0;
  789. bus->adap.timeout = 5 * HZ;
  790. bus->adap.algo = &aspeed_i2c_algo;
  791. bus->adap.dev.parent = &pdev->dev;
  792. bus->adap.dev.of_node = pdev->dev.of_node;
  793. strlcpy(bus->adap.name, pdev->name, sizeof(bus->adap.name));
  794. i2c_set_adapdata(&bus->adap, bus);
  795. bus->dev = &pdev->dev;
  796. /* Clean up any left over interrupt state. */
  797. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  798. writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
  799. /*
  800. * bus.lock does not need to be held because the interrupt handler has
  801. * not been enabled yet.
  802. */
  803. ret = aspeed_i2c_init(bus, pdev);
  804. if (ret < 0)
  805. return ret;
  806. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  807. ret = devm_request_irq(&pdev->dev, irq, aspeed_i2c_bus_irq,
  808. 0, dev_name(&pdev->dev), bus);
  809. if (ret < 0)
  810. return ret;
  811. ret = i2c_add_adapter(&bus->adap);
  812. if (ret < 0)
  813. return ret;
  814. platform_set_drvdata(pdev, bus);
  815. dev_info(bus->dev, "i2c bus %d registered, irq %d\n",
  816. bus->adap.nr, irq);
  817. return 0;
  818. }
  819. static int aspeed_i2c_remove_bus(struct platform_device *pdev)
  820. {
  821. struct aspeed_i2c_bus *bus = platform_get_drvdata(pdev);
  822. unsigned long flags;
  823. spin_lock_irqsave(&bus->lock, flags);
  824. /* Disable everything. */
  825. writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  826. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  827. spin_unlock_irqrestore(&bus->lock, flags);
  828. reset_control_assert(bus->rst);
  829. i2c_del_adapter(&bus->adap);
  830. return 0;
  831. }
  832. static struct platform_driver aspeed_i2c_bus_driver = {
  833. .probe = aspeed_i2c_probe_bus,
  834. .remove = aspeed_i2c_remove_bus,
  835. .driver = {
  836. .name = "aspeed-i2c-bus",
  837. .of_match_table = aspeed_i2c_bus_of_table,
  838. },
  839. };
  840. module_platform_driver(aspeed_i2c_bus_driver);
  841. MODULE_AUTHOR("Brendan Higgins <brendanhiggins@google.com>");
  842. MODULE_DESCRIPTION("Aspeed I2C Bus Driver");
  843. MODULE_LICENSE("GPL v2");