i2c-cpm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Freescale CPM1/CPM2 I2C interface.
  3. * Copyright (c) 1999 Dan Malek (dmalek@jlc.net).
  4. *
  5. * moved into proper i2c interface;
  6. * Brad Parker (brad@heeltoe.com)
  7. *
  8. * Parts from dbox2_i2c.c (cvs.tuxbox.org)
  9. * (C) 2000-2001 Felix Domke (tmbinc@gmx.net), Gillem (htoa@gmx.net)
  10. *
  11. * (C) 2007 Montavista Software, Inc.
  12. * Vitaly Bordug <vitb@kernel.crashing.org>
  13. *
  14. * Converted to of_platform_device. Renamed to i2c-cpm.c.
  15. * (C) 2007,2008 Jochen Friedrich <jochen@scram.de>
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License as published by
  19. * the Free Software Foundation; either version 2 of the License, or
  20. * (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/errno.h>
  33. #include <linux/stddef.h>
  34. #include <linux/i2c.h>
  35. #include <linux/io.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/of_address.h>
  38. #include <linux/of_device.h>
  39. #include <linux/of_irq.h>
  40. #include <linux/of_platform.h>
  41. #include <sysdev/fsl_soc.h>
  42. #include <asm/cpm.h>
  43. /* Try to define this if you have an older CPU (earlier than rev D4) */
  44. /* However, better use a GPIO based bitbang driver in this case :/ */
  45. #undef I2C_CHIP_ERRATA
  46. #define CPM_MAX_READ 513
  47. #define CPM_MAXBD 4
  48. #define I2C_EB (0x10) /* Big endian mode */
  49. #define I2C_EB_CPM2 (0x30) /* Big endian mode, memory snoop */
  50. #define DPRAM_BASE ((u8 __iomem __force *)cpm_muram_addr(0))
  51. /* I2C parameter RAM. */
  52. struct i2c_ram {
  53. ushort rbase; /* Rx Buffer descriptor base address */
  54. ushort tbase; /* Tx Buffer descriptor base address */
  55. u_char rfcr; /* Rx function code */
  56. u_char tfcr; /* Tx function code */
  57. ushort mrblr; /* Max receive buffer length */
  58. uint rstate; /* Internal */
  59. uint rdp; /* Internal */
  60. ushort rbptr; /* Rx Buffer descriptor pointer */
  61. ushort rbc; /* Internal */
  62. uint rxtmp; /* Internal */
  63. uint tstate; /* Internal */
  64. uint tdp; /* Internal */
  65. ushort tbptr; /* Tx Buffer descriptor pointer */
  66. ushort tbc; /* Internal */
  67. uint txtmp; /* Internal */
  68. char res1[4]; /* Reserved */
  69. ushort rpbase; /* Relocation pointer */
  70. char res2[2]; /* Reserved */
  71. /* The following elements are only for CPM2 */
  72. char res3[4]; /* Reserved */
  73. uint sdmatmp; /* Internal */
  74. };
  75. #define I2COM_START 0x80
  76. #define I2COM_MASTER 0x01
  77. #define I2CER_TXE 0x10
  78. #define I2CER_BUSY 0x04
  79. #define I2CER_TXB 0x02
  80. #define I2CER_RXB 0x01
  81. #define I2MOD_EN 0x01
  82. /* I2C Registers */
  83. struct i2c_reg {
  84. u8 i2mod;
  85. u8 res1[3];
  86. u8 i2add;
  87. u8 res2[3];
  88. u8 i2brg;
  89. u8 res3[3];
  90. u8 i2com;
  91. u8 res4[3];
  92. u8 i2cer;
  93. u8 res5[3];
  94. u8 i2cmr;
  95. };
  96. struct cpm_i2c {
  97. char *base;
  98. struct platform_device *ofdev;
  99. struct i2c_adapter adap;
  100. uint dp_addr;
  101. int version; /* CPM1=1, CPM2=2 */
  102. int irq;
  103. int cp_command;
  104. int freq;
  105. struct i2c_reg __iomem *i2c_reg;
  106. struct i2c_ram __iomem *i2c_ram;
  107. u16 i2c_addr;
  108. wait_queue_head_t i2c_wait;
  109. cbd_t __iomem *tbase;
  110. cbd_t __iomem *rbase;
  111. u_char *txbuf[CPM_MAXBD];
  112. u_char *rxbuf[CPM_MAXBD];
  113. dma_addr_t txdma[CPM_MAXBD];
  114. dma_addr_t rxdma[CPM_MAXBD];
  115. };
  116. static irqreturn_t cpm_i2c_interrupt(int irq, void *dev_id)
  117. {
  118. struct cpm_i2c *cpm;
  119. struct i2c_reg __iomem *i2c_reg;
  120. struct i2c_adapter *adap = dev_id;
  121. int i;
  122. cpm = i2c_get_adapdata(dev_id);
  123. i2c_reg = cpm->i2c_reg;
  124. /* Clear interrupt. */
  125. i = in_8(&i2c_reg->i2cer);
  126. out_8(&i2c_reg->i2cer, i);
  127. dev_dbg(&adap->dev, "Interrupt: %x\n", i);
  128. wake_up(&cpm->i2c_wait);
  129. return i ? IRQ_HANDLED : IRQ_NONE;
  130. }
  131. static void cpm_reset_i2c_params(struct cpm_i2c *cpm)
  132. {
  133. struct i2c_ram __iomem *i2c_ram = cpm->i2c_ram;
  134. /* Set up the I2C parameters in the parameter ram. */
  135. out_be16(&i2c_ram->tbase, (u8 __iomem *)cpm->tbase - DPRAM_BASE);
  136. out_be16(&i2c_ram->rbase, (u8 __iomem *)cpm->rbase - DPRAM_BASE);
  137. if (cpm->version == 1) {
  138. out_8(&i2c_ram->tfcr, I2C_EB);
  139. out_8(&i2c_ram->rfcr, I2C_EB);
  140. } else {
  141. out_8(&i2c_ram->tfcr, I2C_EB_CPM2);
  142. out_8(&i2c_ram->rfcr, I2C_EB_CPM2);
  143. }
  144. out_be16(&i2c_ram->mrblr, CPM_MAX_READ);
  145. out_be32(&i2c_ram->rstate, 0);
  146. out_be32(&i2c_ram->rdp, 0);
  147. out_be16(&i2c_ram->rbptr, 0);
  148. out_be16(&i2c_ram->rbc, 0);
  149. out_be32(&i2c_ram->rxtmp, 0);
  150. out_be32(&i2c_ram->tstate, 0);
  151. out_be32(&i2c_ram->tdp, 0);
  152. out_be16(&i2c_ram->tbptr, 0);
  153. out_be16(&i2c_ram->tbc, 0);
  154. out_be32(&i2c_ram->txtmp, 0);
  155. }
  156. static void cpm_i2c_force_close(struct i2c_adapter *adap)
  157. {
  158. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  159. struct i2c_reg __iomem *i2c_reg = cpm->i2c_reg;
  160. dev_dbg(&adap->dev, "cpm_i2c_force_close()\n");
  161. cpm_command(cpm->cp_command, CPM_CR_CLOSE_RX_BD);
  162. out_8(&i2c_reg->i2cmr, 0x00); /* Disable all interrupts */
  163. out_8(&i2c_reg->i2cer, 0xff);
  164. }
  165. static void cpm_i2c_parse_message(struct i2c_adapter *adap,
  166. struct i2c_msg *pmsg, int num, int tx, int rx)
  167. {
  168. cbd_t __iomem *tbdf;
  169. cbd_t __iomem *rbdf;
  170. u_char addr;
  171. u_char *tb;
  172. u_char *rb;
  173. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  174. tbdf = cpm->tbase + tx;
  175. rbdf = cpm->rbase + rx;
  176. addr = i2c_8bit_addr_from_msg(pmsg);
  177. tb = cpm->txbuf[tx];
  178. rb = cpm->rxbuf[rx];
  179. /* Align read buffer */
  180. rb = (u_char *) (((ulong) rb + 1) & ~1);
  181. tb[0] = addr; /* Device address byte w/rw flag */
  182. out_be16(&tbdf->cbd_datlen, pmsg->len + 1);
  183. out_be16(&tbdf->cbd_sc, 0);
  184. if (!(pmsg->flags & I2C_M_NOSTART))
  185. setbits16(&tbdf->cbd_sc, BD_I2C_START);
  186. if (tx + 1 == num)
  187. setbits16(&tbdf->cbd_sc, BD_SC_LAST | BD_SC_WRAP);
  188. if (pmsg->flags & I2C_M_RD) {
  189. /*
  190. * To read, we need an empty buffer of the proper length.
  191. * All that is used is the first byte for address, the remainder
  192. * is just used for timing (and doesn't really have to exist).
  193. */
  194. dev_dbg(&adap->dev, "cpm_i2c_read(abyte=0x%x)\n", addr);
  195. out_be16(&rbdf->cbd_datlen, 0);
  196. out_be16(&rbdf->cbd_sc, BD_SC_EMPTY | BD_SC_INTRPT);
  197. if (rx + 1 == CPM_MAXBD)
  198. setbits16(&rbdf->cbd_sc, BD_SC_WRAP);
  199. eieio();
  200. setbits16(&tbdf->cbd_sc, BD_SC_READY);
  201. } else {
  202. dev_dbg(&adap->dev, "cpm_i2c_write(abyte=0x%x)\n", addr);
  203. memcpy(tb+1, pmsg->buf, pmsg->len);
  204. eieio();
  205. setbits16(&tbdf->cbd_sc, BD_SC_READY | BD_SC_INTRPT);
  206. }
  207. }
  208. static int cpm_i2c_check_message(struct i2c_adapter *adap,
  209. struct i2c_msg *pmsg, int tx, int rx)
  210. {
  211. cbd_t __iomem *tbdf;
  212. cbd_t __iomem *rbdf;
  213. u_char *tb;
  214. u_char *rb;
  215. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  216. tbdf = cpm->tbase + tx;
  217. rbdf = cpm->rbase + rx;
  218. tb = cpm->txbuf[tx];
  219. rb = cpm->rxbuf[rx];
  220. /* Align read buffer */
  221. rb = (u_char *) (((uint) rb + 1) & ~1);
  222. eieio();
  223. if (pmsg->flags & I2C_M_RD) {
  224. dev_dbg(&adap->dev, "tx sc 0x%04x, rx sc 0x%04x\n",
  225. in_be16(&tbdf->cbd_sc), in_be16(&rbdf->cbd_sc));
  226. if (in_be16(&tbdf->cbd_sc) & BD_SC_NAK) {
  227. dev_dbg(&adap->dev, "I2C read; No ack\n");
  228. return -ENXIO;
  229. }
  230. if (in_be16(&rbdf->cbd_sc) & BD_SC_EMPTY) {
  231. dev_err(&adap->dev,
  232. "I2C read; complete but rbuf empty\n");
  233. return -EREMOTEIO;
  234. }
  235. if (in_be16(&rbdf->cbd_sc) & BD_SC_OV) {
  236. dev_err(&adap->dev, "I2C read; Overrun\n");
  237. return -EREMOTEIO;
  238. }
  239. memcpy(pmsg->buf, rb, pmsg->len);
  240. } else {
  241. dev_dbg(&adap->dev, "tx sc %d 0x%04x\n", tx,
  242. in_be16(&tbdf->cbd_sc));
  243. if (in_be16(&tbdf->cbd_sc) & BD_SC_NAK) {
  244. dev_dbg(&adap->dev, "I2C write; No ack\n");
  245. return -ENXIO;
  246. }
  247. if (in_be16(&tbdf->cbd_sc) & BD_SC_UN) {
  248. dev_err(&adap->dev, "I2C write; Underrun\n");
  249. return -EIO;
  250. }
  251. if (in_be16(&tbdf->cbd_sc) & BD_SC_CL) {
  252. dev_err(&adap->dev, "I2C write; Collision\n");
  253. return -EIO;
  254. }
  255. }
  256. return 0;
  257. }
  258. static int cpm_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  259. {
  260. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  261. struct i2c_reg __iomem *i2c_reg = cpm->i2c_reg;
  262. struct i2c_ram __iomem *i2c_ram = cpm->i2c_ram;
  263. struct i2c_msg *pmsg;
  264. int ret;
  265. int tptr;
  266. int rptr;
  267. cbd_t __iomem *tbdf;
  268. cbd_t __iomem *rbdf;
  269. /* Reset to use first buffer */
  270. out_be16(&i2c_ram->rbptr, in_be16(&i2c_ram->rbase));
  271. out_be16(&i2c_ram->tbptr, in_be16(&i2c_ram->tbase));
  272. tbdf = cpm->tbase;
  273. rbdf = cpm->rbase;
  274. tptr = 0;
  275. rptr = 0;
  276. /*
  277. * If there was a collision in the last i2c transaction,
  278. * Set I2COM_MASTER as it was cleared during collision.
  279. */
  280. if (in_be16(&tbdf->cbd_sc) & BD_SC_CL) {
  281. out_8(&cpm->i2c_reg->i2com, I2COM_MASTER);
  282. }
  283. while (tptr < num) {
  284. pmsg = &msgs[tptr];
  285. dev_dbg(&adap->dev, "R: %d T: %d\n", rptr, tptr);
  286. cpm_i2c_parse_message(adap, pmsg, num, tptr, rptr);
  287. if (pmsg->flags & I2C_M_RD)
  288. rptr++;
  289. tptr++;
  290. }
  291. /* Start transfer now */
  292. /* Enable RX/TX/Error interupts */
  293. out_8(&i2c_reg->i2cmr, I2CER_TXE | I2CER_TXB | I2CER_RXB);
  294. out_8(&i2c_reg->i2cer, 0xff); /* Clear interrupt status */
  295. /* Chip bug, set enable here */
  296. setbits8(&i2c_reg->i2mod, I2MOD_EN); /* Enable */
  297. /* Begin transmission */
  298. setbits8(&i2c_reg->i2com, I2COM_START);
  299. tptr = 0;
  300. rptr = 0;
  301. while (tptr < num) {
  302. /* Check for outstanding messages */
  303. dev_dbg(&adap->dev, "test ready.\n");
  304. pmsg = &msgs[tptr];
  305. if (pmsg->flags & I2C_M_RD)
  306. ret = wait_event_timeout(cpm->i2c_wait,
  307. (in_be16(&tbdf[tptr].cbd_sc) & BD_SC_NAK) ||
  308. !(in_be16(&rbdf[rptr].cbd_sc) & BD_SC_EMPTY),
  309. 1 * HZ);
  310. else
  311. ret = wait_event_timeout(cpm->i2c_wait,
  312. !(in_be16(&tbdf[tptr].cbd_sc) & BD_SC_READY),
  313. 1 * HZ);
  314. if (ret == 0) {
  315. ret = -EREMOTEIO;
  316. dev_err(&adap->dev, "I2C transfer: timeout\n");
  317. goto out_err;
  318. }
  319. if (ret > 0) {
  320. dev_dbg(&adap->dev, "ready.\n");
  321. ret = cpm_i2c_check_message(adap, pmsg, tptr, rptr);
  322. tptr++;
  323. if (pmsg->flags & I2C_M_RD)
  324. rptr++;
  325. if (ret)
  326. goto out_err;
  327. }
  328. }
  329. #ifdef I2C_CHIP_ERRATA
  330. /*
  331. * Chip errata, clear enable. This is not needed on rev D4 CPUs.
  332. * Disabling I2C too early may cause too short stop condition
  333. */
  334. udelay(4);
  335. clrbits8(&i2c_reg->i2mod, I2MOD_EN);
  336. #endif
  337. return (num);
  338. out_err:
  339. cpm_i2c_force_close(adap);
  340. #ifdef I2C_CHIP_ERRATA
  341. /*
  342. * Chip errata, clear enable. This is not needed on rev D4 CPUs.
  343. */
  344. clrbits8(&i2c_reg->i2mod, I2MOD_EN);
  345. #endif
  346. return ret;
  347. }
  348. static u32 cpm_i2c_func(struct i2c_adapter *adap)
  349. {
  350. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  351. }
  352. /* -----exported algorithm data: ------------------------------------- */
  353. static const struct i2c_algorithm cpm_i2c_algo = {
  354. .master_xfer = cpm_i2c_xfer,
  355. .functionality = cpm_i2c_func,
  356. };
  357. /* CPM_MAX_READ is also limiting writes according to the code! */
  358. static const struct i2c_adapter_quirks cpm_i2c_quirks = {
  359. .max_num_msgs = CPM_MAXBD,
  360. .max_read_len = CPM_MAX_READ,
  361. .max_write_len = CPM_MAX_READ,
  362. };
  363. static const struct i2c_adapter cpm_ops = {
  364. .owner = THIS_MODULE,
  365. .name = "i2c-cpm",
  366. .algo = &cpm_i2c_algo,
  367. .quirks = &cpm_i2c_quirks,
  368. };
  369. static int cpm_i2c_setup(struct cpm_i2c *cpm)
  370. {
  371. struct platform_device *ofdev = cpm->ofdev;
  372. const u32 *data;
  373. int len, ret, i;
  374. void __iomem *i2c_base;
  375. cbd_t __iomem *tbdf;
  376. cbd_t __iomem *rbdf;
  377. unsigned char brg;
  378. dev_dbg(&cpm->ofdev->dev, "cpm_i2c_setup()\n");
  379. init_waitqueue_head(&cpm->i2c_wait);
  380. cpm->irq = irq_of_parse_and_map(ofdev->dev.of_node, 0);
  381. if (!cpm->irq)
  382. return -EINVAL;
  383. /* Install interrupt handler. */
  384. ret = request_irq(cpm->irq, cpm_i2c_interrupt, 0, "cpm_i2c",
  385. &cpm->adap);
  386. if (ret)
  387. return ret;
  388. /* I2C parameter RAM */
  389. i2c_base = of_iomap(ofdev->dev.of_node, 1);
  390. if (i2c_base == NULL) {
  391. ret = -EINVAL;
  392. goto out_irq;
  393. }
  394. if (of_device_is_compatible(ofdev->dev.of_node, "fsl,cpm1-i2c")) {
  395. /* Check for and use a microcode relocation patch. */
  396. cpm->i2c_ram = i2c_base;
  397. cpm->i2c_addr = in_be16(&cpm->i2c_ram->rpbase);
  398. /*
  399. * Maybe should use cpm_muram_alloc instead of hardcoding
  400. * this in micropatch.c
  401. */
  402. if (cpm->i2c_addr) {
  403. cpm->i2c_ram = cpm_muram_addr(cpm->i2c_addr);
  404. iounmap(i2c_base);
  405. }
  406. cpm->version = 1;
  407. } else if (of_device_is_compatible(ofdev->dev.of_node, "fsl,cpm2-i2c")) {
  408. cpm->i2c_addr = cpm_muram_alloc(sizeof(struct i2c_ram), 64);
  409. cpm->i2c_ram = cpm_muram_addr(cpm->i2c_addr);
  410. out_be16(i2c_base, cpm->i2c_addr);
  411. iounmap(i2c_base);
  412. cpm->version = 2;
  413. } else {
  414. iounmap(i2c_base);
  415. ret = -EINVAL;
  416. goto out_irq;
  417. }
  418. /* I2C control/status registers */
  419. cpm->i2c_reg = of_iomap(ofdev->dev.of_node, 0);
  420. if (cpm->i2c_reg == NULL) {
  421. ret = -EINVAL;
  422. goto out_ram;
  423. }
  424. data = of_get_property(ofdev->dev.of_node, "fsl,cpm-command", &len);
  425. if (!data || len != 4) {
  426. ret = -EINVAL;
  427. goto out_reg;
  428. }
  429. cpm->cp_command = *data;
  430. data = of_get_property(ofdev->dev.of_node, "linux,i2c-class", &len);
  431. if (data && len == 4)
  432. cpm->adap.class = *data;
  433. data = of_get_property(ofdev->dev.of_node, "clock-frequency", &len);
  434. if (data && len == 4)
  435. cpm->freq = *data;
  436. else
  437. cpm->freq = 60000; /* use 60kHz i2c clock by default */
  438. /*
  439. * Allocate space for CPM_MAXBD transmit and receive buffer
  440. * descriptors in the DP ram.
  441. */
  442. cpm->dp_addr = cpm_muram_alloc(sizeof(cbd_t) * 2 * CPM_MAXBD, 8);
  443. if (!cpm->dp_addr) {
  444. ret = -ENOMEM;
  445. goto out_reg;
  446. }
  447. cpm->tbase = cpm_muram_addr(cpm->dp_addr);
  448. cpm->rbase = cpm_muram_addr(cpm->dp_addr + sizeof(cbd_t) * CPM_MAXBD);
  449. /* Allocate TX and RX buffers */
  450. tbdf = cpm->tbase;
  451. rbdf = cpm->rbase;
  452. for (i = 0; i < CPM_MAXBD; i++) {
  453. cpm->rxbuf[i] = dma_alloc_coherent(&cpm->ofdev->dev,
  454. CPM_MAX_READ + 1,
  455. &cpm->rxdma[i], GFP_KERNEL);
  456. if (!cpm->rxbuf[i]) {
  457. ret = -ENOMEM;
  458. goto out_muram;
  459. }
  460. out_be32(&rbdf[i].cbd_bufaddr, ((cpm->rxdma[i] + 1) & ~1));
  461. cpm->txbuf[i] = (unsigned char *)dma_alloc_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1, &cpm->txdma[i], GFP_KERNEL);
  462. if (!cpm->txbuf[i]) {
  463. ret = -ENOMEM;
  464. goto out_muram;
  465. }
  466. out_be32(&tbdf[i].cbd_bufaddr, cpm->txdma[i]);
  467. }
  468. /* Initialize Tx/Rx parameters. */
  469. cpm_reset_i2c_params(cpm);
  470. dev_dbg(&cpm->ofdev->dev, "i2c_ram 0x%p, i2c_addr 0x%04x, freq %d\n",
  471. cpm->i2c_ram, cpm->i2c_addr, cpm->freq);
  472. dev_dbg(&cpm->ofdev->dev, "tbase 0x%04x, rbase 0x%04x\n",
  473. (u8 __iomem *)cpm->tbase - DPRAM_BASE,
  474. (u8 __iomem *)cpm->rbase - DPRAM_BASE);
  475. cpm_command(cpm->cp_command, CPM_CR_INIT_TRX);
  476. /*
  477. * Select an invalid address. Just make sure we don't use loopback mode
  478. */
  479. out_8(&cpm->i2c_reg->i2add, 0x7f << 1);
  480. /*
  481. * PDIV is set to 00 in i2mod, so brgclk/32 is used as input to the
  482. * i2c baud rate generator. This is divided by 2 x (DIV + 3) to get
  483. * the actual i2c bus frequency.
  484. */
  485. brg = get_brgfreq() / (32 * 2 * cpm->freq) - 3;
  486. out_8(&cpm->i2c_reg->i2brg, brg);
  487. out_8(&cpm->i2c_reg->i2mod, 0x00);
  488. out_8(&cpm->i2c_reg->i2com, I2COM_MASTER); /* Master mode */
  489. /* Disable interrupts. */
  490. out_8(&cpm->i2c_reg->i2cmr, 0);
  491. out_8(&cpm->i2c_reg->i2cer, 0xff);
  492. return 0;
  493. out_muram:
  494. for (i = 0; i < CPM_MAXBD; i++) {
  495. if (cpm->rxbuf[i])
  496. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  497. cpm->rxbuf[i], cpm->rxdma[i]);
  498. if (cpm->txbuf[i])
  499. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  500. cpm->txbuf[i], cpm->txdma[i]);
  501. }
  502. cpm_muram_free(cpm->dp_addr);
  503. out_reg:
  504. iounmap(cpm->i2c_reg);
  505. out_ram:
  506. if ((cpm->version == 1) && (!cpm->i2c_addr))
  507. iounmap(cpm->i2c_ram);
  508. if (cpm->version == 2)
  509. cpm_muram_free(cpm->i2c_addr);
  510. out_irq:
  511. free_irq(cpm->irq, &cpm->adap);
  512. return ret;
  513. }
  514. static void cpm_i2c_shutdown(struct cpm_i2c *cpm)
  515. {
  516. int i;
  517. /* Shut down I2C. */
  518. clrbits8(&cpm->i2c_reg->i2mod, I2MOD_EN);
  519. /* Disable interrupts */
  520. out_8(&cpm->i2c_reg->i2cmr, 0);
  521. out_8(&cpm->i2c_reg->i2cer, 0xff);
  522. free_irq(cpm->irq, &cpm->adap);
  523. /* Free all memory */
  524. for (i = 0; i < CPM_MAXBD; i++) {
  525. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  526. cpm->rxbuf[i], cpm->rxdma[i]);
  527. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  528. cpm->txbuf[i], cpm->txdma[i]);
  529. }
  530. cpm_muram_free(cpm->dp_addr);
  531. iounmap(cpm->i2c_reg);
  532. if ((cpm->version == 1) && (!cpm->i2c_addr))
  533. iounmap(cpm->i2c_ram);
  534. if (cpm->version == 2)
  535. cpm_muram_free(cpm->i2c_addr);
  536. }
  537. static int cpm_i2c_probe(struct platform_device *ofdev)
  538. {
  539. int result, len;
  540. struct cpm_i2c *cpm;
  541. const u32 *data;
  542. cpm = kzalloc(sizeof(struct cpm_i2c), GFP_KERNEL);
  543. if (!cpm)
  544. return -ENOMEM;
  545. cpm->ofdev = ofdev;
  546. platform_set_drvdata(ofdev, cpm);
  547. cpm->adap = cpm_ops;
  548. i2c_set_adapdata(&cpm->adap, cpm);
  549. cpm->adap.dev.parent = &ofdev->dev;
  550. cpm->adap.dev.of_node = of_node_get(ofdev->dev.of_node);
  551. result = cpm_i2c_setup(cpm);
  552. if (result) {
  553. dev_err(&ofdev->dev, "Unable to init hardware\n");
  554. goto out_free;
  555. }
  556. /* register new adapter to i2c module... */
  557. data = of_get_property(ofdev->dev.of_node, "linux,i2c-index", &len);
  558. cpm->adap.nr = (data && len == 4) ? be32_to_cpup(data) : -1;
  559. result = i2c_add_numbered_adapter(&cpm->adap);
  560. if (result < 0)
  561. goto out_shut;
  562. dev_dbg(&ofdev->dev, "hw routines for %s registered.\n",
  563. cpm->adap.name);
  564. return 0;
  565. out_shut:
  566. cpm_i2c_shutdown(cpm);
  567. out_free:
  568. kfree(cpm);
  569. return result;
  570. }
  571. static int cpm_i2c_remove(struct platform_device *ofdev)
  572. {
  573. struct cpm_i2c *cpm = platform_get_drvdata(ofdev);
  574. i2c_del_adapter(&cpm->adap);
  575. cpm_i2c_shutdown(cpm);
  576. kfree(cpm);
  577. return 0;
  578. }
  579. static const struct of_device_id cpm_i2c_match[] = {
  580. {
  581. .compatible = "fsl,cpm1-i2c",
  582. },
  583. {
  584. .compatible = "fsl,cpm2-i2c",
  585. },
  586. {},
  587. };
  588. MODULE_DEVICE_TABLE(of, cpm_i2c_match);
  589. static struct platform_driver cpm_i2c_driver = {
  590. .probe = cpm_i2c_probe,
  591. .remove = cpm_i2c_remove,
  592. .driver = {
  593. .name = "fsl-i2c-cpm",
  594. .of_match_table = cpm_i2c_match,
  595. },
  596. };
  597. module_platform_driver(cpm_i2c_driver);
  598. MODULE_AUTHOR("Jochen Friedrich <jochen@scram.de>");
  599. MODULE_DESCRIPTION("I2C-Bus adapter routines for CPM boards");
  600. MODULE_LICENSE("GPL");