i2c-designware-slave.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Synopsys DesignWare I2C adapter driver (slave only).
  4. *
  5. * Based on the Synopsys DesignWare I2C adapter driver (master).
  6. *
  7. * Copyright (C) 2016 Synopsys Inc.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/errno.h>
  12. #include <linux/i2c.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/module.h>
  16. #include <linux/pm_runtime.h>
  17. #include "i2c-designware-core.h"
  18. static void i2c_dw_configure_fifo_slave(struct dw_i2c_dev *dev)
  19. {
  20. /* Configure Tx/Rx FIFO threshold levels. */
  21. dw_writel(dev, 0, DW_IC_TX_TL);
  22. dw_writel(dev, 0, DW_IC_RX_TL);
  23. /* Configure the I2C slave. */
  24. dw_writel(dev, dev->slave_cfg, DW_IC_CON);
  25. dw_writel(dev, DW_IC_INTR_SLAVE_MASK, DW_IC_INTR_MASK);
  26. }
  27. /**
  28. * i2c_dw_init_slave() - Initialize the designware i2c slave hardware
  29. * @dev: device private data
  30. *
  31. * This function configures and enables the I2C in slave mode.
  32. * This function is called during I2C init function, and in case of timeout at
  33. * run time.
  34. */
  35. static int i2c_dw_init_slave(struct dw_i2c_dev *dev)
  36. {
  37. int ret;
  38. ret = i2c_dw_acquire_lock(dev);
  39. if (ret)
  40. return ret;
  41. /* Disable the adapter. */
  42. __i2c_dw_disable(dev);
  43. /* Write SDA hold time if supported */
  44. if (dev->sda_hold_time)
  45. dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
  46. i2c_dw_configure_fifo_slave(dev);
  47. i2c_dw_release_lock(dev);
  48. return 0;
  49. }
  50. static int i2c_dw_reg_slave(struct i2c_client *slave)
  51. {
  52. struct dw_i2c_dev *dev = i2c_get_adapdata(slave->adapter);
  53. if (dev->slave)
  54. return -EBUSY;
  55. if (slave->flags & I2C_CLIENT_TEN)
  56. return -EAFNOSUPPORT;
  57. pm_runtime_get_sync(dev->dev);
  58. /*
  59. * Set slave address in the IC_SAR register,
  60. * the address to which the DW_apb_i2c responds.
  61. */
  62. __i2c_dw_disable_nowait(dev);
  63. dw_writel(dev, slave->addr, DW_IC_SAR);
  64. dev->slave = slave;
  65. __i2c_dw_enable(dev);
  66. dev->cmd_err = 0;
  67. dev->msg_write_idx = 0;
  68. dev->msg_read_idx = 0;
  69. dev->msg_err = 0;
  70. dev->status = STATUS_IDLE;
  71. dev->abort_source = 0;
  72. dev->rx_outstanding = 0;
  73. return 0;
  74. }
  75. static int i2c_dw_unreg_slave(struct i2c_client *slave)
  76. {
  77. struct dw_i2c_dev *dev = i2c_get_adapdata(slave->adapter);
  78. dev->disable_int(dev);
  79. dev->disable(dev);
  80. synchronize_irq(dev->irq);
  81. dev->slave = NULL;
  82. pm_runtime_put(dev->dev);
  83. return 0;
  84. }
  85. static u32 i2c_dw_read_clear_intrbits_slave(struct dw_i2c_dev *dev)
  86. {
  87. u32 stat;
  88. /*
  89. * The IC_INTR_STAT register just indicates "enabled" interrupts.
  90. * Ths unmasked raw version of interrupt status bits are available
  91. * in the IC_RAW_INTR_STAT register.
  92. *
  93. * That is,
  94. * stat = dw_readl(IC_INTR_STAT);
  95. * equals to,
  96. * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
  97. *
  98. * The raw version might be useful for debugging purposes.
  99. */
  100. stat = dw_readl(dev, DW_IC_INTR_STAT);
  101. /*
  102. * Do not use the IC_CLR_INTR register to clear interrupts, or
  103. * you'll miss some interrupts, triggered during the period from
  104. * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
  105. *
  106. * Instead, use the separately-prepared IC_CLR_* registers.
  107. */
  108. if (stat & DW_IC_INTR_TX_ABRT)
  109. dw_readl(dev, DW_IC_CLR_TX_ABRT);
  110. if (stat & DW_IC_INTR_RX_UNDER)
  111. dw_readl(dev, DW_IC_CLR_RX_UNDER);
  112. if (stat & DW_IC_INTR_RX_OVER)
  113. dw_readl(dev, DW_IC_CLR_RX_OVER);
  114. if (stat & DW_IC_INTR_TX_OVER)
  115. dw_readl(dev, DW_IC_CLR_TX_OVER);
  116. if (stat & DW_IC_INTR_RX_DONE)
  117. dw_readl(dev, DW_IC_CLR_RX_DONE);
  118. if (stat & DW_IC_INTR_ACTIVITY)
  119. dw_readl(dev, DW_IC_CLR_ACTIVITY);
  120. if (stat & DW_IC_INTR_STOP_DET)
  121. dw_readl(dev, DW_IC_CLR_STOP_DET);
  122. if (stat & DW_IC_INTR_START_DET)
  123. dw_readl(dev, DW_IC_CLR_START_DET);
  124. if (stat & DW_IC_INTR_GEN_CALL)
  125. dw_readl(dev, DW_IC_CLR_GEN_CALL);
  126. return stat;
  127. }
  128. /*
  129. * Interrupt service routine. This gets called whenever an I2C slave interrupt
  130. * occurs.
  131. */
  132. static int i2c_dw_irq_handler_slave(struct dw_i2c_dev *dev)
  133. {
  134. u32 raw_stat, stat, enabled;
  135. u8 val, slave_activity;
  136. stat = dw_readl(dev, DW_IC_INTR_STAT);
  137. enabled = dw_readl(dev, DW_IC_ENABLE);
  138. raw_stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
  139. slave_activity = ((dw_readl(dev, DW_IC_STATUS) &
  140. DW_IC_STATUS_SLAVE_ACTIVITY) >> 6);
  141. if (!enabled || !(raw_stat & ~DW_IC_INTR_ACTIVITY) || !dev->slave)
  142. return 0;
  143. dev_dbg(dev->dev,
  144. "%#x STATUS SLAVE_ACTIVITY=%#x : RAW_INTR_STAT=%#x : INTR_STAT=%#x\n",
  145. enabled, slave_activity, raw_stat, stat);
  146. if ((stat & DW_IC_INTR_RX_FULL) && (stat & DW_IC_INTR_STOP_DET))
  147. i2c_slave_event(dev->slave, I2C_SLAVE_WRITE_REQUESTED, &val);
  148. if (stat & DW_IC_INTR_RD_REQ) {
  149. if (slave_activity) {
  150. if (stat & DW_IC_INTR_RX_FULL) {
  151. val = dw_readl(dev, DW_IC_DATA_CMD);
  152. if (!i2c_slave_event(dev->slave,
  153. I2C_SLAVE_WRITE_RECEIVED,
  154. &val)) {
  155. dev_vdbg(dev->dev, "Byte %X acked!",
  156. val);
  157. }
  158. dw_readl(dev, DW_IC_CLR_RD_REQ);
  159. stat = i2c_dw_read_clear_intrbits_slave(dev);
  160. } else {
  161. dw_readl(dev, DW_IC_CLR_RD_REQ);
  162. dw_readl(dev, DW_IC_CLR_RX_UNDER);
  163. stat = i2c_dw_read_clear_intrbits_slave(dev);
  164. }
  165. if (!i2c_slave_event(dev->slave,
  166. I2C_SLAVE_READ_REQUESTED,
  167. &val))
  168. dw_writel(dev, val, DW_IC_DATA_CMD);
  169. }
  170. }
  171. if (stat & DW_IC_INTR_RX_DONE) {
  172. if (!i2c_slave_event(dev->slave, I2C_SLAVE_READ_PROCESSED,
  173. &val))
  174. dw_readl(dev, DW_IC_CLR_RX_DONE);
  175. i2c_slave_event(dev->slave, I2C_SLAVE_STOP, &val);
  176. stat = i2c_dw_read_clear_intrbits_slave(dev);
  177. return 1;
  178. }
  179. if (stat & DW_IC_INTR_RX_FULL) {
  180. val = dw_readl(dev, DW_IC_DATA_CMD);
  181. if (!i2c_slave_event(dev->slave, I2C_SLAVE_WRITE_RECEIVED,
  182. &val))
  183. dev_vdbg(dev->dev, "Byte %X acked!", val);
  184. } else {
  185. i2c_slave_event(dev->slave, I2C_SLAVE_STOP, &val);
  186. stat = i2c_dw_read_clear_intrbits_slave(dev);
  187. }
  188. return 1;
  189. }
  190. static irqreturn_t i2c_dw_isr_slave(int this_irq, void *dev_id)
  191. {
  192. struct dw_i2c_dev *dev = dev_id;
  193. int ret;
  194. i2c_dw_read_clear_intrbits_slave(dev);
  195. ret = i2c_dw_irq_handler_slave(dev);
  196. if (ret > 0)
  197. complete(&dev->cmd_complete);
  198. return IRQ_RETVAL(ret);
  199. }
  200. static const struct i2c_algorithm i2c_dw_algo = {
  201. .functionality = i2c_dw_func,
  202. .reg_slave = i2c_dw_reg_slave,
  203. .unreg_slave = i2c_dw_unreg_slave,
  204. };
  205. int i2c_dw_probe_slave(struct dw_i2c_dev *dev)
  206. {
  207. struct i2c_adapter *adap = &dev->adapter;
  208. int ret;
  209. init_completion(&dev->cmd_complete);
  210. dev->init = i2c_dw_init_slave;
  211. dev->disable = i2c_dw_disable;
  212. dev->disable_int = i2c_dw_disable_int;
  213. ret = i2c_dw_set_reg_access(dev);
  214. if (ret)
  215. return ret;
  216. ret = i2c_dw_set_sda_hold(dev);
  217. if (ret)
  218. return ret;
  219. ret = dev->init(dev);
  220. if (ret)
  221. return ret;
  222. snprintf(adap->name, sizeof(adap->name),
  223. "Synopsys DesignWare I2C Slave adapter");
  224. adap->retries = 3;
  225. adap->algo = &i2c_dw_algo;
  226. adap->dev.parent = dev->dev;
  227. i2c_set_adapdata(adap, dev);
  228. ret = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr_slave,
  229. IRQF_SHARED, dev_name(dev->dev), dev);
  230. if (ret) {
  231. dev_err(dev->dev, "failure requesting irq %i: %d\n",
  232. dev->irq, ret);
  233. return ret;
  234. }
  235. ret = i2c_add_numbered_adapter(adap);
  236. if (ret)
  237. dev_err(dev->dev, "failure adding adapter: %d\n", ret);
  238. return ret;
  239. }
  240. EXPORT_SYMBOL_GPL(i2c_dw_probe_slave);
  241. MODULE_AUTHOR("Luis Oliveira <lolivei@synopsys.com>");
  242. MODULE_DESCRIPTION("Synopsys DesignWare I2C bus slave adapter");
  243. MODULE_LICENSE("GPL v2");