ccio-dma.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. ** ccio-dma.c:
  3. ** DMA management routines for first generation cache-coherent machines.
  4. ** Program U2/Uturn in "Virtual Mode" and use the I/O MMU.
  5. **
  6. ** (c) Copyright 2000 Grant Grundler
  7. ** (c) Copyright 2000 Ryan Bradetich
  8. ** (c) Copyright 2000 Hewlett-Packard Company
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** "Real Mode" operation refers to U2/Uturn chip operation.
  17. ** U2/Uturn were designed to perform coherency checks w/o using
  18. ** the I/O MMU - basically what x86 does.
  19. **
  20. ** Philipp Rumpf has a "Real Mode" driver for PCX-W machines at:
  21. ** CVSROOT=:pserver:anonymous@198.186.203.37:/cvsroot/linux-parisc
  22. ** cvs -z3 co linux/arch/parisc/kernel/dma-rm.c
  23. **
  24. ** I've rewritten his code to work under TPG's tree. See ccio-rm-dma.c.
  25. **
  26. ** Drawbacks of using Real Mode are:
  27. ** o outbound DMA is slower - U2 won't prefetch data (GSC+ XQL signal).
  28. ** o Inbound DMA less efficient - U2 can't use DMA_FAST attribute.
  29. ** o Ability to do scatter/gather in HW is lost.
  30. ** o Doesn't work under PCX-U/U+ machines since they didn't follow
  31. ** the coherency design originally worked out. Only PCX-W does.
  32. */
  33. #include <linux/types.h>
  34. #include <linux/kernel.h>
  35. #include <linux/init.h>
  36. #include <linux/mm.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/slab.h>
  39. #include <linux/string.h>
  40. #include <linux/pci.h>
  41. #include <linux/reboot.h>
  42. #include <linux/proc_fs.h>
  43. #include <linux/seq_file.h>
  44. #include <linux/scatterlist.h>
  45. #include <linux/iommu-helper.h>
  46. #include <linux/export.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/cache.h> /* for L1_CACHE_BYTES */
  49. #include <linux/uaccess.h>
  50. #include <asm/page.h>
  51. #include <asm/dma.h>
  52. #include <asm/io.h>
  53. #include <asm/hardware.h> /* for register_module() */
  54. #include <asm/parisc-device.h>
  55. /*
  56. ** Choose "ccio" since that's what HP-UX calls it.
  57. ** Make it easier for folks to migrate from one to the other :^)
  58. */
  59. #define MODULE_NAME "ccio"
  60. #undef DEBUG_CCIO_RES
  61. #undef DEBUG_CCIO_RUN
  62. #undef DEBUG_CCIO_INIT
  63. #undef DEBUG_CCIO_RUN_SG
  64. #ifdef CONFIG_PROC_FS
  65. /* depends on proc fs support. But costs CPU performance. */
  66. #undef CCIO_COLLECT_STATS
  67. #endif
  68. #include <asm/runway.h> /* for proc_runway_root */
  69. #ifdef DEBUG_CCIO_INIT
  70. #define DBG_INIT(x...) printk(x)
  71. #else
  72. #define DBG_INIT(x...)
  73. #endif
  74. #ifdef DEBUG_CCIO_RUN
  75. #define DBG_RUN(x...) printk(x)
  76. #else
  77. #define DBG_RUN(x...)
  78. #endif
  79. #ifdef DEBUG_CCIO_RES
  80. #define DBG_RES(x...) printk(x)
  81. #else
  82. #define DBG_RES(x...)
  83. #endif
  84. #ifdef DEBUG_CCIO_RUN_SG
  85. #define DBG_RUN_SG(x...) printk(x)
  86. #else
  87. #define DBG_RUN_SG(x...)
  88. #endif
  89. #define CCIO_INLINE inline
  90. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  91. #define READ_U32(addr) __raw_readl(addr)
  92. #define U2_IOA_RUNWAY 0x580
  93. #define U2_BC_GSC 0x501
  94. #define UTURN_IOA_RUNWAY 0x581
  95. #define UTURN_BC_GSC 0x502
  96. #define IOA_NORMAL_MODE 0x00020080 /* IO_CONTROL to turn on CCIO */
  97. #define CMD_TLB_DIRECT_WRITE 35 /* IO_COMMAND for I/O TLB Writes */
  98. #define CMD_TLB_PURGE 33 /* IO_COMMAND to Purge I/O TLB entry */
  99. #define CCIO_MAPPING_ERROR (~(dma_addr_t)0)
  100. struct ioa_registers {
  101. /* Runway Supervisory Set */
  102. int32_t unused1[12];
  103. uint32_t io_command; /* Offset 12 */
  104. uint32_t io_status; /* Offset 13 */
  105. uint32_t io_control; /* Offset 14 */
  106. int32_t unused2[1];
  107. /* Runway Auxiliary Register Set */
  108. uint32_t io_err_resp; /* Offset 0 */
  109. uint32_t io_err_info; /* Offset 1 */
  110. uint32_t io_err_req; /* Offset 2 */
  111. uint32_t io_err_resp_hi; /* Offset 3 */
  112. uint32_t io_tlb_entry_m; /* Offset 4 */
  113. uint32_t io_tlb_entry_l; /* Offset 5 */
  114. uint32_t unused3[1];
  115. uint32_t io_pdir_base; /* Offset 7 */
  116. uint32_t io_io_low_hv; /* Offset 8 */
  117. uint32_t io_io_high_hv; /* Offset 9 */
  118. uint32_t unused4[1];
  119. uint32_t io_chain_id_mask; /* Offset 11 */
  120. uint32_t unused5[2];
  121. uint32_t io_io_low; /* Offset 14 */
  122. uint32_t io_io_high; /* Offset 15 */
  123. };
  124. /*
  125. ** IOA Registers
  126. ** -------------
  127. **
  128. ** Runway IO_CONTROL Register (+0x38)
  129. **
  130. ** The Runway IO_CONTROL register controls the forwarding of transactions.
  131. **
  132. ** | 0 ... 13 | 14 15 | 16 ... 21 | 22 | 23 24 | 25 ... 31 |
  133. ** | HV | TLB | reserved | HV | mode | reserved |
  134. **
  135. ** o mode field indicates the address translation of transactions
  136. ** forwarded from Runway to GSC+:
  137. ** Mode Name Value Definition
  138. ** Off (default) 0 Opaque to matching addresses.
  139. ** Include 1 Transparent for matching addresses.
  140. ** Peek 3 Map matching addresses.
  141. **
  142. ** + "Off" mode: Runway transactions which match the I/O range
  143. ** specified by the IO_IO_LOW/IO_IO_HIGH registers will be ignored.
  144. ** + "Include" mode: all addresses within the I/O range specified
  145. ** by the IO_IO_LOW and IO_IO_HIGH registers are transparently
  146. ** forwarded. This is the I/O Adapter's normal operating mode.
  147. ** + "Peek" mode: used during system configuration to initialize the
  148. ** GSC+ bus. Runway Write_Shorts in the address range specified by
  149. ** IO_IO_LOW and IO_IO_HIGH are forwarded through the I/O Adapter
  150. ** *AND* the GSC+ address is remapped to the Broadcast Physical
  151. ** Address space by setting the 14 high order address bits of the
  152. ** 32 bit GSC+ address to ones.
  153. **
  154. ** o TLB field affects transactions which are forwarded from GSC+ to Runway.
  155. ** "Real" mode is the poweron default.
  156. **
  157. ** TLB Mode Value Description
  158. ** Real 0 No TLB translation. Address is directly mapped and the
  159. ** virtual address is composed of selected physical bits.
  160. ** Error 1 Software fills the TLB manually.
  161. ** Normal 2 IOA fetches IO TLB misses from IO PDIR (in host memory).
  162. **
  163. **
  164. ** IO_IO_LOW_HV +0x60 (HV dependent)
  165. ** IO_IO_HIGH_HV +0x64 (HV dependent)
  166. ** IO_IO_LOW +0x78 (Architected register)
  167. ** IO_IO_HIGH +0x7c (Architected register)
  168. **
  169. ** IO_IO_LOW and IO_IO_HIGH set the lower and upper bounds of the
  170. ** I/O Adapter address space, respectively.
  171. **
  172. ** 0 ... 7 | 8 ... 15 | 16 ... 31 |
  173. ** 11111111 | 11111111 | address |
  174. **
  175. ** Each LOW/HIGH pair describes a disjoint address space region.
  176. ** (2 per GSC+ port). Each incoming Runway transaction address is compared
  177. ** with both sets of LOW/HIGH registers. If the address is in the range
  178. ** greater than or equal to IO_IO_LOW and less than IO_IO_HIGH the transaction
  179. ** for forwarded to the respective GSC+ bus.
  180. ** Specify IO_IO_LOW equal to or greater than IO_IO_HIGH to avoid specifying
  181. ** an address space region.
  182. **
  183. ** In order for a Runway address to reside within GSC+ extended address space:
  184. ** Runway Address [0:7] must identically compare to 8'b11111111
  185. ** Runway Address [8:11] must be equal to IO_IO_LOW(_HV)[16:19]
  186. ** Runway Address [12:23] must be greater than or equal to
  187. ** IO_IO_LOW(_HV)[20:31] and less than IO_IO_HIGH(_HV)[20:31].
  188. ** Runway Address [24:39] is not used in the comparison.
  189. **
  190. ** When the Runway transaction is forwarded to GSC+, the GSC+ address is
  191. ** as follows:
  192. ** GSC+ Address[0:3] 4'b1111
  193. ** GSC+ Address[4:29] Runway Address[12:37]
  194. ** GSC+ Address[30:31] 2'b00
  195. **
  196. ** All 4 Low/High registers must be initialized (by PDC) once the lower bus
  197. ** is interrogated and address space is defined. The operating system will
  198. ** modify the architectural IO_IO_LOW and IO_IO_HIGH registers following
  199. ** the PDC initialization. However, the hardware version dependent IO_IO_LOW
  200. ** and IO_IO_HIGH registers should not be subsequently altered by the OS.
  201. **
  202. ** Writes to both sets of registers will take effect immediately, bypassing
  203. ** the queues, which ensures that subsequent Runway transactions are checked
  204. ** against the updated bounds values. However reads are queued, introducing
  205. ** the possibility of a read being bypassed by a subsequent write to the same
  206. ** register. This sequence can be avoided by having software wait for read
  207. ** returns before issuing subsequent writes.
  208. */
  209. struct ioc {
  210. struct ioa_registers __iomem *ioc_regs; /* I/O MMU base address */
  211. u8 *res_map; /* resource map, bit == pdir entry */
  212. u64 *pdir_base; /* physical base address */
  213. u32 pdir_size; /* bytes, function of IOV Space size */
  214. u32 res_hint; /* next available IOVP -
  215. circular search */
  216. u32 res_size; /* size of resource map in bytes */
  217. spinlock_t res_lock;
  218. #ifdef CCIO_COLLECT_STATS
  219. #define CCIO_SEARCH_SAMPLE 0x100
  220. unsigned long avg_search[CCIO_SEARCH_SAMPLE];
  221. unsigned long avg_idx; /* current index into avg_search */
  222. unsigned long used_pages;
  223. unsigned long msingle_calls;
  224. unsigned long msingle_pages;
  225. unsigned long msg_calls;
  226. unsigned long msg_pages;
  227. unsigned long usingle_calls;
  228. unsigned long usingle_pages;
  229. unsigned long usg_calls;
  230. unsigned long usg_pages;
  231. #endif
  232. unsigned short cujo20_bug;
  233. /* STUFF We don't need in performance path */
  234. u32 chainid_shift; /* specify bit location of chain_id */
  235. struct ioc *next; /* Linked list of discovered iocs */
  236. const char *name; /* device name from firmware */
  237. unsigned int hw_path; /* the hardware path this ioc is associatd with */
  238. struct pci_dev *fake_pci_dev; /* the fake pci_dev for non-pci devs */
  239. struct resource mmio_region[2]; /* The "routed" MMIO regions */
  240. };
  241. static struct ioc *ioc_list;
  242. static int ioc_count;
  243. /**************************************************************
  244. *
  245. * I/O Pdir Resource Management
  246. *
  247. * Bits set in the resource map are in use.
  248. * Each bit can represent a number of pages.
  249. * LSbs represent lower addresses (IOVA's).
  250. *
  251. * This was was copied from sba_iommu.c. Don't try to unify
  252. * the two resource managers unless a way to have different
  253. * allocation policies is also adjusted. We'd like to avoid
  254. * I/O TLB thrashing by having resource allocation policy
  255. * match the I/O TLB replacement policy.
  256. *
  257. ***************************************************************/
  258. #define IOVP_SIZE PAGE_SIZE
  259. #define IOVP_SHIFT PAGE_SHIFT
  260. #define IOVP_MASK PAGE_MASK
  261. /* Convert from IOVP to IOVA and vice versa. */
  262. #define CCIO_IOVA(iovp,offset) ((iovp) | (offset))
  263. #define CCIO_IOVP(iova) ((iova) & IOVP_MASK)
  264. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  265. #define MKIOVP(pdir_idx) ((long)(pdir_idx) << IOVP_SHIFT)
  266. #define MKIOVA(iovp,offset) (dma_addr_t)((long)iovp | (long)offset)
  267. /*
  268. ** Don't worry about the 150% average search length on a miss.
  269. ** If the search wraps around, and passes the res_hint, it will
  270. ** cause the kernel to panic anyhow.
  271. */
  272. #define CCIO_SEARCH_LOOP(ioc, res_idx, mask, size) \
  273. for(; res_ptr < res_end; ++res_ptr) { \
  274. int ret;\
  275. unsigned int idx;\
  276. idx = (unsigned int)((unsigned long)res_ptr - (unsigned long)ioc->res_map); \
  277. ret = iommu_is_span_boundary(idx << 3, pages_needed, 0, boundary_size);\
  278. if ((0 == (*res_ptr & mask)) && !ret) { \
  279. *res_ptr |= mask; \
  280. res_idx = idx;\
  281. ioc->res_hint = res_idx + (size >> 3); \
  282. goto resource_found; \
  283. } \
  284. }
  285. #define CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, size) \
  286. u##size *res_ptr = (u##size *)&((ioc)->res_map[ioa->res_hint & ~((size >> 3) - 1)]); \
  287. u##size *res_end = (u##size *)&(ioc)->res_map[ioa->res_size]; \
  288. CCIO_SEARCH_LOOP(ioc, res_idx, mask, size); \
  289. res_ptr = (u##size *)&(ioc)->res_map[0]; \
  290. CCIO_SEARCH_LOOP(ioa, res_idx, mask, size);
  291. /*
  292. ** Find available bit in this ioa's resource map.
  293. ** Use a "circular" search:
  294. ** o Most IOVA's are "temporary" - avg search time should be small.
  295. ** o keep a history of what happened for debugging
  296. ** o KISS.
  297. **
  298. ** Perf optimizations:
  299. ** o search for log2(size) bits at a time.
  300. ** o search for available resource bits using byte/word/whatever.
  301. ** o use different search for "large" (eg > 4 pages) or "very large"
  302. ** (eg > 16 pages) mappings.
  303. */
  304. /**
  305. * ccio_alloc_range - Allocate pages in the ioc's resource map.
  306. * @ioc: The I/O Controller.
  307. * @pages_needed: The requested number of pages to be mapped into the
  308. * I/O Pdir...
  309. *
  310. * This function searches the resource map of the ioc to locate a range
  311. * of available pages for the requested size.
  312. */
  313. static int
  314. ccio_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
  315. {
  316. unsigned int pages_needed = size >> IOVP_SHIFT;
  317. unsigned int res_idx;
  318. unsigned long boundary_size;
  319. #ifdef CCIO_COLLECT_STATS
  320. unsigned long cr_start = mfctl(16);
  321. #endif
  322. BUG_ON(pages_needed == 0);
  323. BUG_ON((pages_needed * IOVP_SIZE) > DMA_CHUNK_SIZE);
  324. DBG_RES("%s() size: %d pages_needed %d\n",
  325. __func__, size, pages_needed);
  326. /*
  327. ** "seek and ye shall find"...praying never hurts either...
  328. ** ggg sacrifices another 710 to the computer gods.
  329. */
  330. boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
  331. 1ULL << IOVP_SHIFT) >> IOVP_SHIFT;
  332. if (pages_needed <= 8) {
  333. /*
  334. * LAN traffic will not thrash the TLB IFF the same NIC
  335. * uses 8 adjacent pages to map separate payload data.
  336. * ie the same byte in the resource bit map.
  337. */
  338. #if 0
  339. /* FIXME: bit search should shift it's way through
  340. * an unsigned long - not byte at a time. As it is now,
  341. * we effectively allocate this byte to this mapping.
  342. */
  343. unsigned long mask = ~(~0UL >> pages_needed);
  344. CCIO_FIND_FREE_MAPPING(ioc, res_idx, mask, 8);
  345. #else
  346. CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xff, 8);
  347. #endif
  348. } else if (pages_needed <= 16) {
  349. CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xffff, 16);
  350. } else if (pages_needed <= 32) {
  351. CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~(unsigned int)0, 32);
  352. #ifdef __LP64__
  353. } else if (pages_needed <= 64) {
  354. CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~0UL, 64);
  355. #endif
  356. } else {
  357. panic("%s: %s() Too many pages to map. pages_needed: %u\n",
  358. __FILE__, __func__, pages_needed);
  359. }
  360. panic("%s: %s() I/O MMU is out of mapping resources.\n", __FILE__,
  361. __func__);
  362. resource_found:
  363. DBG_RES("%s() res_idx %d res_hint: %d\n",
  364. __func__, res_idx, ioc->res_hint);
  365. #ifdef CCIO_COLLECT_STATS
  366. {
  367. unsigned long cr_end = mfctl(16);
  368. unsigned long tmp = cr_end - cr_start;
  369. /* check for roll over */
  370. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  371. }
  372. ioc->avg_search[ioc->avg_idx++] = cr_start;
  373. ioc->avg_idx &= CCIO_SEARCH_SAMPLE - 1;
  374. ioc->used_pages += pages_needed;
  375. #endif
  376. /*
  377. ** return the bit address.
  378. */
  379. return res_idx << 3;
  380. }
  381. #define CCIO_FREE_MAPPINGS(ioc, res_idx, mask, size) \
  382. u##size *res_ptr = (u##size *)&((ioc)->res_map[res_idx]); \
  383. BUG_ON((*res_ptr & mask) != mask); \
  384. *res_ptr &= ~(mask);
  385. /**
  386. * ccio_free_range - Free pages from the ioc's resource map.
  387. * @ioc: The I/O Controller.
  388. * @iova: The I/O Virtual Address.
  389. * @pages_mapped: The requested number of pages to be freed from the
  390. * I/O Pdir.
  391. *
  392. * This function frees the resouces allocated for the iova.
  393. */
  394. static void
  395. ccio_free_range(struct ioc *ioc, dma_addr_t iova, unsigned long pages_mapped)
  396. {
  397. unsigned long iovp = CCIO_IOVP(iova);
  398. unsigned int res_idx = PDIR_INDEX(iovp) >> 3;
  399. BUG_ON(pages_mapped == 0);
  400. BUG_ON((pages_mapped * IOVP_SIZE) > DMA_CHUNK_SIZE);
  401. BUG_ON(pages_mapped > BITS_PER_LONG);
  402. DBG_RES("%s(): res_idx: %d pages_mapped %d\n",
  403. __func__, res_idx, pages_mapped);
  404. #ifdef CCIO_COLLECT_STATS
  405. ioc->used_pages -= pages_mapped;
  406. #endif
  407. if(pages_mapped <= 8) {
  408. #if 0
  409. /* see matching comments in alloc_range */
  410. unsigned long mask = ~(~0UL >> pages_mapped);
  411. CCIO_FREE_MAPPINGS(ioc, res_idx, mask, 8);
  412. #else
  413. CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffUL, 8);
  414. #endif
  415. } else if(pages_mapped <= 16) {
  416. CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffffUL, 16);
  417. } else if(pages_mapped <= 32) {
  418. CCIO_FREE_MAPPINGS(ioc, res_idx, ~(unsigned int)0, 32);
  419. #ifdef __LP64__
  420. } else if(pages_mapped <= 64) {
  421. CCIO_FREE_MAPPINGS(ioc, res_idx, ~0UL, 64);
  422. #endif
  423. } else {
  424. panic("%s:%s() Too many pages to unmap.\n", __FILE__,
  425. __func__);
  426. }
  427. }
  428. /****************************************************************
  429. **
  430. ** CCIO dma_ops support routines
  431. **
  432. *****************************************************************/
  433. typedef unsigned long space_t;
  434. #define KERNEL_SPACE 0
  435. /*
  436. ** DMA "Page Type" and Hints
  437. ** o if SAFE_DMA isn't set, mapping is for FAST_DMA. SAFE_DMA should be
  438. ** set for subcacheline DMA transfers since we don't want to damage the
  439. ** other part of a cacheline.
  440. ** o SAFE_DMA must be set for "memory" allocated via pci_alloc_consistent().
  441. ** This bit tells U2 to do R/M/W for partial cachelines. "Streaming"
  442. ** data can avoid this if the mapping covers full cache lines.
  443. ** o STOP_MOST is needed for atomicity across cachelines.
  444. ** Apparently only "some EISA devices" need this.
  445. ** Using CONFIG_ISA is hack. Only the IOA with EISA under it needs
  446. ** to use this hint iff the EISA devices needs this feature.
  447. ** According to the U2 ERS, STOP_MOST enabled pages hurt performance.
  448. ** o PREFETCH should *not* be set for cases like Multiple PCI devices
  449. ** behind GSCtoPCI (dino) bus converter. Only one cacheline per GSC
  450. ** device can be fetched and multiply DMA streams will thrash the
  451. ** prefetch buffer and burn memory bandwidth. See 6.7.3 "Prefetch Rules
  452. ** and Invalidation of Prefetch Entries".
  453. **
  454. ** FIXME: the default hints need to be per GSC device - not global.
  455. **
  456. ** HP-UX dorks: linux device driver programming model is totally different
  457. ** than HP-UX's. HP-UX always sets HINT_PREFETCH since it's drivers
  458. ** do special things to work on non-coherent platforms...linux has to
  459. ** be much more careful with this.
  460. */
  461. #define IOPDIR_VALID 0x01UL
  462. #define HINT_SAFE_DMA 0x02UL /* used for pci_alloc_consistent() pages */
  463. #ifdef CONFIG_EISA
  464. #define HINT_STOP_MOST 0x04UL /* LSL support */
  465. #else
  466. #define HINT_STOP_MOST 0x00UL /* only needed for "some EISA devices" */
  467. #endif
  468. #define HINT_UDPATE_ENB 0x08UL /* not used/supported by U2 */
  469. #define HINT_PREFETCH 0x10UL /* for outbound pages which are not SAFE */
  470. /*
  471. ** Use direction (ie PCI_DMA_TODEVICE) to pick hint.
  472. ** ccio_alloc_consistent() depends on this to get SAFE_DMA
  473. ** when it passes in BIDIRECTIONAL flag.
  474. */
  475. static u32 hint_lookup[] = {
  476. [PCI_DMA_BIDIRECTIONAL] = HINT_STOP_MOST | HINT_SAFE_DMA | IOPDIR_VALID,
  477. [PCI_DMA_TODEVICE] = HINT_STOP_MOST | HINT_PREFETCH | IOPDIR_VALID,
  478. [PCI_DMA_FROMDEVICE] = HINT_STOP_MOST | IOPDIR_VALID,
  479. };
  480. /**
  481. * ccio_io_pdir_entry - Initialize an I/O Pdir.
  482. * @pdir_ptr: A pointer into I/O Pdir.
  483. * @sid: The Space Identifier.
  484. * @vba: The virtual address.
  485. * @hints: The DMA Hint.
  486. *
  487. * Given a virtual address (vba, arg2) and space id, (sid, arg1),
  488. * load the I/O PDIR entry pointed to by pdir_ptr (arg0). Each IO Pdir
  489. * entry consists of 8 bytes as shown below (MSB == bit 0):
  490. *
  491. *
  492. * WORD 0:
  493. * +------+----------------+-----------------------------------------------+
  494. * | Phys | Virtual Index | Phys |
  495. * | 0:3 | 0:11 | 4:19 |
  496. * |4 bits| 12 bits | 16 bits |
  497. * +------+----------------+-----------------------------------------------+
  498. * WORD 1:
  499. * +-----------------------+-----------------------------------------------+
  500. * | Phys | Rsvd | Prefetch |Update |Rsvd |Lock |Safe |Valid |
  501. * | 20:39 | | Enable |Enable | |Enable|DMA | |
  502. * | 20 bits | 5 bits | 1 bit |1 bit |2 bits|1 bit |1 bit |1 bit |
  503. * +-----------------------+-----------------------------------------------+
  504. *
  505. * The virtual index field is filled with the results of the LCI
  506. * (Load Coherence Index) instruction. The 8 bits used for the virtual
  507. * index are bits 12:19 of the value returned by LCI.
  508. */
  509. static void CCIO_INLINE
  510. ccio_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  511. unsigned long hints)
  512. {
  513. register unsigned long pa;
  514. register unsigned long ci; /* coherent index */
  515. /* We currently only support kernel addresses */
  516. BUG_ON(sid != KERNEL_SPACE);
  517. /*
  518. ** WORD 1 - low order word
  519. ** "hints" parm includes the VALID bit!
  520. ** "dep" clobbers the physical address offset bits as well.
  521. */
  522. pa = virt_to_phys(vba);
  523. asm volatile("depw %1,31,12,%0" : "+r" (pa) : "r" (hints));
  524. ((u32 *)pdir_ptr)[1] = (u32) pa;
  525. /*
  526. ** WORD 0 - high order word
  527. */
  528. #ifdef __LP64__
  529. /*
  530. ** get bits 12:15 of physical address
  531. ** shift bits 16:31 of physical address
  532. ** and deposit them
  533. */
  534. asm volatile ("extrd,u %1,15,4,%0" : "=r" (ci) : "r" (pa));
  535. asm volatile ("extrd,u %1,31,16,%0" : "+r" (pa) : "r" (pa));
  536. asm volatile ("depd %1,35,4,%0" : "+r" (pa) : "r" (ci));
  537. #else
  538. pa = 0;
  539. #endif
  540. /*
  541. ** get CPU coherency index bits
  542. ** Grab virtual index [0:11]
  543. ** Deposit virt_idx bits into I/O PDIR word
  544. */
  545. asm volatile ("lci %%r0(%1), %0" : "=r" (ci) : "r" (vba));
  546. asm volatile ("extru %1,19,12,%0" : "+r" (ci) : "r" (ci));
  547. asm volatile ("depw %1,15,12,%0" : "+r" (pa) : "r" (ci));
  548. ((u32 *)pdir_ptr)[0] = (u32) pa;
  549. /* FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
  550. ** PCX-U/U+ do. (eg C200/C240)
  551. ** PCX-T'? Don't know. (eg C110 or similar K-class)
  552. **
  553. ** See PDC_MODEL/option 0/SW_CAP word for "Non-coherent IO-PDIR bit".
  554. ** Hopefully we can patch (NOP) these out at boot time somehow.
  555. **
  556. ** "Since PCX-U employs an offset hash that is incompatible with
  557. ** the real mode coherence index generation of U2, the PDIR entry
  558. ** must be flushed to memory to retain coherence."
  559. */
  560. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  561. asm volatile("sync");
  562. }
  563. /**
  564. * ccio_clear_io_tlb - Remove stale entries from the I/O TLB.
  565. * @ioc: The I/O Controller.
  566. * @iovp: The I/O Virtual Page.
  567. * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
  568. *
  569. * Purge invalid I/O PDIR entries from the I/O TLB.
  570. *
  571. * FIXME: Can we change the byte_cnt to pages_mapped?
  572. */
  573. static CCIO_INLINE void
  574. ccio_clear_io_tlb(struct ioc *ioc, dma_addr_t iovp, size_t byte_cnt)
  575. {
  576. u32 chain_size = 1 << ioc->chainid_shift;
  577. iovp &= IOVP_MASK; /* clear offset bits, just want pagenum */
  578. byte_cnt += chain_size;
  579. while(byte_cnt > chain_size) {
  580. WRITE_U32(CMD_TLB_PURGE | iovp, &ioc->ioc_regs->io_command);
  581. iovp += chain_size;
  582. byte_cnt -= chain_size;
  583. }
  584. }
  585. /**
  586. * ccio_mark_invalid - Mark the I/O Pdir entries invalid.
  587. * @ioc: The I/O Controller.
  588. * @iova: The I/O Virtual Address.
  589. * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
  590. *
  591. * Mark the I/O Pdir entries invalid and blow away the corresponding I/O
  592. * TLB entries.
  593. *
  594. * FIXME: at some threshold it might be "cheaper" to just blow
  595. * away the entire I/O TLB instead of individual entries.
  596. *
  597. * FIXME: Uturn has 256 TLB entries. We don't need to purge every
  598. * PDIR entry - just once for each possible TLB entry.
  599. * (We do need to maker I/O PDIR entries invalid regardless).
  600. *
  601. * FIXME: Can we change byte_cnt to pages_mapped?
  602. */
  603. static CCIO_INLINE void
  604. ccio_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  605. {
  606. u32 iovp = (u32)CCIO_IOVP(iova);
  607. size_t saved_byte_cnt;
  608. /* round up to nearest page size */
  609. saved_byte_cnt = byte_cnt = ALIGN(byte_cnt, IOVP_SIZE);
  610. while(byte_cnt > 0) {
  611. /* invalidate one page at a time */
  612. unsigned int idx = PDIR_INDEX(iovp);
  613. char *pdir_ptr = (char *) &(ioc->pdir_base[idx]);
  614. BUG_ON(idx >= (ioc->pdir_size / sizeof(u64)));
  615. pdir_ptr[7] = 0; /* clear only VALID bit */
  616. /*
  617. ** FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
  618. ** PCX-U/U+ do. (eg C200/C240)
  619. ** See PDC_MODEL/option 0/SW_CAP for "Non-coherent IO-PDIR bit".
  620. **
  621. ** Hopefully someone figures out how to patch (NOP) the
  622. ** FDC/SYNC out at boot time.
  623. */
  624. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr[7]));
  625. iovp += IOVP_SIZE;
  626. byte_cnt -= IOVP_SIZE;
  627. }
  628. asm volatile("sync");
  629. ccio_clear_io_tlb(ioc, CCIO_IOVP(iova), saved_byte_cnt);
  630. }
  631. /****************************************************************
  632. **
  633. ** CCIO dma_ops
  634. **
  635. *****************************************************************/
  636. /**
  637. * ccio_dma_supported - Verify the IOMMU supports the DMA address range.
  638. * @dev: The PCI device.
  639. * @mask: A bit mask describing the DMA address range of the device.
  640. */
  641. static int
  642. ccio_dma_supported(struct device *dev, u64 mask)
  643. {
  644. if(dev == NULL) {
  645. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  646. BUG();
  647. return 0;
  648. }
  649. /* only support 32-bit devices (ie PCI/GSC) */
  650. return (int)(mask == 0xffffffffUL);
  651. }
  652. /**
  653. * ccio_map_single - Map an address range into the IOMMU.
  654. * @dev: The PCI device.
  655. * @addr: The start address of the DMA region.
  656. * @size: The length of the DMA region.
  657. * @direction: The direction of the DMA transaction (to/from device).
  658. *
  659. * This function implements the pci_map_single function.
  660. */
  661. static dma_addr_t
  662. ccio_map_single(struct device *dev, void *addr, size_t size,
  663. enum dma_data_direction direction)
  664. {
  665. int idx;
  666. struct ioc *ioc;
  667. unsigned long flags;
  668. dma_addr_t iovp;
  669. dma_addr_t offset;
  670. u64 *pdir_start;
  671. unsigned long hint = hint_lookup[(int)direction];
  672. BUG_ON(!dev);
  673. ioc = GET_IOC(dev);
  674. if (!ioc)
  675. return CCIO_MAPPING_ERROR;
  676. BUG_ON(size <= 0);
  677. /* save offset bits */
  678. offset = ((unsigned long) addr) & ~IOVP_MASK;
  679. /* round up to nearest IOVP_SIZE */
  680. size = ALIGN(size + offset, IOVP_SIZE);
  681. spin_lock_irqsave(&ioc->res_lock, flags);
  682. #ifdef CCIO_COLLECT_STATS
  683. ioc->msingle_calls++;
  684. ioc->msingle_pages += size >> IOVP_SHIFT;
  685. #endif
  686. idx = ccio_alloc_range(ioc, dev, size);
  687. iovp = (dma_addr_t)MKIOVP(idx);
  688. pdir_start = &(ioc->pdir_base[idx]);
  689. DBG_RUN("%s() 0x%p -> 0x%lx size: %0x%x\n",
  690. __func__, addr, (long)iovp | offset, size);
  691. /* If not cacheline aligned, force SAFE_DMA on the whole mess */
  692. if((size % L1_CACHE_BYTES) || ((unsigned long)addr % L1_CACHE_BYTES))
  693. hint |= HINT_SAFE_DMA;
  694. while(size > 0) {
  695. ccio_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long)addr, hint);
  696. DBG_RUN(" pdir %p %08x%08x\n",
  697. pdir_start,
  698. (u32) (((u32 *) pdir_start)[0]),
  699. (u32) (((u32 *) pdir_start)[1]));
  700. ++pdir_start;
  701. addr += IOVP_SIZE;
  702. size -= IOVP_SIZE;
  703. }
  704. spin_unlock_irqrestore(&ioc->res_lock, flags);
  705. /* form complete address */
  706. return CCIO_IOVA(iovp, offset);
  707. }
  708. static dma_addr_t
  709. ccio_map_page(struct device *dev, struct page *page, unsigned long offset,
  710. size_t size, enum dma_data_direction direction,
  711. unsigned long attrs)
  712. {
  713. return ccio_map_single(dev, page_address(page) + offset, size,
  714. direction);
  715. }
  716. /**
  717. * ccio_unmap_page - Unmap an address range from the IOMMU.
  718. * @dev: The PCI device.
  719. * @addr: The start address of the DMA region.
  720. * @size: The length of the DMA region.
  721. * @direction: The direction of the DMA transaction (to/from device).
  722. */
  723. static void
  724. ccio_unmap_page(struct device *dev, dma_addr_t iova, size_t size,
  725. enum dma_data_direction direction, unsigned long attrs)
  726. {
  727. struct ioc *ioc;
  728. unsigned long flags;
  729. dma_addr_t offset = iova & ~IOVP_MASK;
  730. BUG_ON(!dev);
  731. ioc = GET_IOC(dev);
  732. if (!ioc) {
  733. WARN_ON(!ioc);
  734. return;
  735. }
  736. DBG_RUN("%s() iovp 0x%lx/%x\n",
  737. __func__, (long)iova, size);
  738. iova ^= offset; /* clear offset bits */
  739. size += offset;
  740. size = ALIGN(size, IOVP_SIZE);
  741. spin_lock_irqsave(&ioc->res_lock, flags);
  742. #ifdef CCIO_COLLECT_STATS
  743. ioc->usingle_calls++;
  744. ioc->usingle_pages += size >> IOVP_SHIFT;
  745. #endif
  746. ccio_mark_invalid(ioc, iova, size);
  747. ccio_free_range(ioc, iova, (size >> IOVP_SHIFT));
  748. spin_unlock_irqrestore(&ioc->res_lock, flags);
  749. }
  750. /**
  751. * ccio_alloc - Allocate a consistent DMA mapping.
  752. * @dev: The PCI device.
  753. * @size: The length of the DMA region.
  754. * @dma_handle: The DMA address handed back to the device (not the cpu).
  755. *
  756. * This function implements the pci_alloc_consistent function.
  757. */
  758. static void *
  759. ccio_alloc(struct device *dev, size_t size, dma_addr_t *dma_handle, gfp_t flag,
  760. unsigned long attrs)
  761. {
  762. void *ret;
  763. #if 0
  764. /* GRANT Need to establish hierarchy for non-PCI devs as well
  765. ** and then provide matching gsc_map_xxx() functions for them as well.
  766. */
  767. if(!hwdev) {
  768. /* only support PCI */
  769. *dma_handle = 0;
  770. return 0;
  771. }
  772. #endif
  773. ret = (void *) __get_free_pages(flag, get_order(size));
  774. if (ret) {
  775. memset(ret, 0, size);
  776. *dma_handle = ccio_map_single(dev, ret, size, PCI_DMA_BIDIRECTIONAL);
  777. }
  778. return ret;
  779. }
  780. /**
  781. * ccio_free - Free a consistent DMA mapping.
  782. * @dev: The PCI device.
  783. * @size: The length of the DMA region.
  784. * @cpu_addr: The cpu address returned from the ccio_alloc_consistent.
  785. * @dma_handle: The device address returned from the ccio_alloc_consistent.
  786. *
  787. * This function implements the pci_free_consistent function.
  788. */
  789. static void
  790. ccio_free(struct device *dev, size_t size, void *cpu_addr,
  791. dma_addr_t dma_handle, unsigned long attrs)
  792. {
  793. ccio_unmap_page(dev, dma_handle, size, 0, 0);
  794. free_pages((unsigned long)cpu_addr, get_order(size));
  795. }
  796. /*
  797. ** Since 0 is a valid pdir_base index value, can't use that
  798. ** to determine if a value is valid or not. Use a flag to indicate
  799. ** the SG list entry contains a valid pdir index.
  800. */
  801. #define PIDE_FLAG 0x80000000UL
  802. #ifdef CCIO_COLLECT_STATS
  803. #define IOMMU_MAP_STATS
  804. #endif
  805. #include "iommu-helpers.h"
  806. /**
  807. * ccio_map_sg - Map the scatter/gather list into the IOMMU.
  808. * @dev: The PCI device.
  809. * @sglist: The scatter/gather list to be mapped in the IOMMU.
  810. * @nents: The number of entries in the scatter/gather list.
  811. * @direction: The direction of the DMA transaction (to/from device).
  812. *
  813. * This function implements the pci_map_sg function.
  814. */
  815. static int
  816. ccio_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  817. enum dma_data_direction direction, unsigned long attrs)
  818. {
  819. struct ioc *ioc;
  820. int coalesced, filled = 0;
  821. unsigned long flags;
  822. unsigned long hint = hint_lookup[(int)direction];
  823. unsigned long prev_len = 0, current_len = 0;
  824. int i;
  825. BUG_ON(!dev);
  826. ioc = GET_IOC(dev);
  827. if (!ioc)
  828. return 0;
  829. DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
  830. /* Fast path single entry scatterlists. */
  831. if (nents == 1) {
  832. sg_dma_address(sglist) = ccio_map_single(dev,
  833. sg_virt(sglist), sglist->length,
  834. direction);
  835. sg_dma_len(sglist) = sglist->length;
  836. return 1;
  837. }
  838. for(i = 0; i < nents; i++)
  839. prev_len += sglist[i].length;
  840. spin_lock_irqsave(&ioc->res_lock, flags);
  841. #ifdef CCIO_COLLECT_STATS
  842. ioc->msg_calls++;
  843. #endif
  844. /*
  845. ** First coalesce the chunks and allocate I/O pdir space
  846. **
  847. ** If this is one DMA stream, we can properly map using the
  848. ** correct virtual address associated with each DMA page.
  849. ** w/o this association, we wouldn't have coherent DMA!
  850. ** Access to the virtual address is what forces a two pass algorithm.
  851. */
  852. coalesced = iommu_coalesce_chunks(ioc, dev, sglist, nents, ccio_alloc_range);
  853. /*
  854. ** Program the I/O Pdir
  855. **
  856. ** map the virtual addresses to the I/O Pdir
  857. ** o dma_address will contain the pdir index
  858. ** o dma_len will contain the number of bytes to map
  859. ** o page/offset contain the virtual address.
  860. */
  861. filled = iommu_fill_pdir(ioc, sglist, nents, hint, ccio_io_pdir_entry);
  862. spin_unlock_irqrestore(&ioc->res_lock, flags);
  863. BUG_ON(coalesced != filled);
  864. DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
  865. for (i = 0; i < filled; i++)
  866. current_len += sg_dma_len(sglist + i);
  867. BUG_ON(current_len != prev_len);
  868. return filled;
  869. }
  870. /**
  871. * ccio_unmap_sg - Unmap the scatter/gather list from the IOMMU.
  872. * @dev: The PCI device.
  873. * @sglist: The scatter/gather list to be unmapped from the IOMMU.
  874. * @nents: The number of entries in the scatter/gather list.
  875. * @direction: The direction of the DMA transaction (to/from device).
  876. *
  877. * This function implements the pci_unmap_sg function.
  878. */
  879. static void
  880. ccio_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  881. enum dma_data_direction direction, unsigned long attrs)
  882. {
  883. struct ioc *ioc;
  884. BUG_ON(!dev);
  885. ioc = GET_IOC(dev);
  886. if (!ioc) {
  887. WARN_ON(!ioc);
  888. return;
  889. }
  890. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  891. __func__, nents, sg_virt(sglist), sglist->length);
  892. #ifdef CCIO_COLLECT_STATS
  893. ioc->usg_calls++;
  894. #endif
  895. while(sg_dma_len(sglist) && nents--) {
  896. #ifdef CCIO_COLLECT_STATS
  897. ioc->usg_pages += sg_dma_len(sglist) >> PAGE_SHIFT;
  898. #endif
  899. ccio_unmap_page(dev, sg_dma_address(sglist),
  900. sg_dma_len(sglist), direction, 0);
  901. ++sglist;
  902. }
  903. DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
  904. }
  905. static int ccio_mapping_error(struct device *dev, dma_addr_t dma_addr)
  906. {
  907. return dma_addr == CCIO_MAPPING_ERROR;
  908. }
  909. static const struct dma_map_ops ccio_ops = {
  910. .dma_supported = ccio_dma_supported,
  911. .alloc = ccio_alloc,
  912. .free = ccio_free,
  913. .map_page = ccio_map_page,
  914. .unmap_page = ccio_unmap_page,
  915. .map_sg = ccio_map_sg,
  916. .unmap_sg = ccio_unmap_sg,
  917. .mapping_error = ccio_mapping_error,
  918. };
  919. #ifdef CONFIG_PROC_FS
  920. static int ccio_proc_info(struct seq_file *m, void *p)
  921. {
  922. struct ioc *ioc = ioc_list;
  923. while (ioc != NULL) {
  924. unsigned int total_pages = ioc->res_size << 3;
  925. #ifdef CCIO_COLLECT_STATS
  926. unsigned long avg = 0, min, max;
  927. int j;
  928. #endif
  929. seq_printf(m, "%s\n", ioc->name);
  930. seq_printf(m, "Cujo 2.0 bug : %s\n",
  931. (ioc->cujo20_bug ? "yes" : "no"));
  932. seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  933. total_pages * 8, total_pages);
  934. #ifdef CCIO_COLLECT_STATS
  935. seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  936. total_pages - ioc->used_pages, ioc->used_pages,
  937. (int)(ioc->used_pages * 100 / total_pages));
  938. #endif
  939. seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  940. ioc->res_size, total_pages);
  941. #ifdef CCIO_COLLECT_STATS
  942. min = max = ioc->avg_search[0];
  943. for(j = 0; j < CCIO_SEARCH_SAMPLE; ++j) {
  944. avg += ioc->avg_search[j];
  945. if(ioc->avg_search[j] > max)
  946. max = ioc->avg_search[j];
  947. if(ioc->avg_search[j] < min)
  948. min = ioc->avg_search[j];
  949. }
  950. avg /= CCIO_SEARCH_SAMPLE;
  951. seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  952. min, avg, max);
  953. seq_printf(m, "pci_map_single(): %8ld calls %8ld pages (avg %d/1000)\n",
  954. ioc->msingle_calls, ioc->msingle_pages,
  955. (int)((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  956. /* KLUGE - unmap_sg calls unmap_page for each mapped page */
  957. min = ioc->usingle_calls - ioc->usg_calls;
  958. max = ioc->usingle_pages - ioc->usg_pages;
  959. seq_printf(m, "pci_unmap_single: %8ld calls %8ld pages (avg %d/1000)\n",
  960. min, max, (int)((max * 1000)/min));
  961. seq_printf(m, "pci_map_sg() : %8ld calls %8ld pages (avg %d/1000)\n",
  962. ioc->msg_calls, ioc->msg_pages,
  963. (int)((ioc->msg_pages * 1000)/ioc->msg_calls));
  964. seq_printf(m, "pci_unmap_sg() : %8ld calls %8ld pages (avg %d/1000)\n\n\n",
  965. ioc->usg_calls, ioc->usg_pages,
  966. (int)((ioc->usg_pages * 1000)/ioc->usg_calls));
  967. #endif /* CCIO_COLLECT_STATS */
  968. ioc = ioc->next;
  969. }
  970. return 0;
  971. }
  972. static int ccio_proc_bitmap_info(struct seq_file *m, void *p)
  973. {
  974. struct ioc *ioc = ioc_list;
  975. while (ioc != NULL) {
  976. seq_hex_dump(m, " ", DUMP_PREFIX_NONE, 32, 4, ioc->res_map,
  977. ioc->res_size, false);
  978. seq_putc(m, '\n');
  979. ioc = ioc->next;
  980. break; /* XXX - remove me */
  981. }
  982. return 0;
  983. }
  984. #endif /* CONFIG_PROC_FS */
  985. /**
  986. * ccio_find_ioc - Find the ioc in the ioc_list
  987. * @hw_path: The hardware path of the ioc.
  988. *
  989. * This function searches the ioc_list for an ioc that matches
  990. * the provide hardware path.
  991. */
  992. static struct ioc * ccio_find_ioc(int hw_path)
  993. {
  994. int i;
  995. struct ioc *ioc;
  996. ioc = ioc_list;
  997. for (i = 0; i < ioc_count; i++) {
  998. if (ioc->hw_path == hw_path)
  999. return ioc;
  1000. ioc = ioc->next;
  1001. }
  1002. return NULL;
  1003. }
  1004. /**
  1005. * ccio_get_iommu - Find the iommu which controls this device
  1006. * @dev: The parisc device.
  1007. *
  1008. * This function searches through the registered IOMMU's and returns
  1009. * the appropriate IOMMU for the device based on its hardware path.
  1010. */
  1011. void * ccio_get_iommu(const struct parisc_device *dev)
  1012. {
  1013. dev = find_pa_parent_type(dev, HPHW_IOA);
  1014. if (!dev)
  1015. return NULL;
  1016. return ccio_find_ioc(dev->hw_path);
  1017. }
  1018. #define CUJO_20_STEP 0x10000000 /* inc upper nibble */
  1019. /* Cujo 2.0 has a bug which will silently corrupt data being transferred
  1020. * to/from certain pages. To avoid this happening, we mark these pages
  1021. * as `used', and ensure that nothing will try to allocate from them.
  1022. */
  1023. void __init ccio_cujo20_fixup(struct parisc_device *cujo, u32 iovp)
  1024. {
  1025. unsigned int idx;
  1026. struct parisc_device *dev = parisc_parent(cujo);
  1027. struct ioc *ioc = ccio_get_iommu(dev);
  1028. u8 *res_ptr;
  1029. ioc->cujo20_bug = 1;
  1030. res_ptr = ioc->res_map;
  1031. idx = PDIR_INDEX(iovp) >> 3;
  1032. while (idx < ioc->res_size) {
  1033. res_ptr[idx] |= 0xff;
  1034. idx += PDIR_INDEX(CUJO_20_STEP) >> 3;
  1035. }
  1036. }
  1037. #if 0
  1038. /* GRANT - is this needed for U2 or not? */
  1039. /*
  1040. ** Get the size of the I/O TLB for this I/O MMU.
  1041. **
  1042. ** If spa_shift is non-zero (ie probably U2),
  1043. ** then calculate the I/O TLB size using spa_shift.
  1044. **
  1045. ** Otherwise we are supposed to get the IODC entry point ENTRY TLB
  1046. ** and execute it. However, both U2 and Uturn firmware supplies spa_shift.
  1047. ** I think only Java (K/D/R-class too?) systems don't do this.
  1048. */
  1049. static int
  1050. ccio_get_iotlb_size(struct parisc_device *dev)
  1051. {
  1052. if (dev->spa_shift == 0) {
  1053. panic("%s() : Can't determine I/O TLB size.\n", __func__);
  1054. }
  1055. return (1 << dev->spa_shift);
  1056. }
  1057. #else
  1058. /* Uturn supports 256 TLB entries */
  1059. #define CCIO_CHAINID_SHIFT 8
  1060. #define CCIO_CHAINID_MASK 0xff
  1061. #endif /* 0 */
  1062. /* We *can't* support JAVA (T600). Venture there at your own risk. */
  1063. static const struct parisc_device_id ccio_tbl[] __initconst = {
  1064. { HPHW_IOA, HVERSION_REV_ANY_ID, U2_IOA_RUNWAY, 0xb }, /* U2 */
  1065. { HPHW_IOA, HVERSION_REV_ANY_ID, UTURN_IOA_RUNWAY, 0xb }, /* UTurn */
  1066. { 0, }
  1067. };
  1068. static int ccio_probe(struct parisc_device *dev);
  1069. static struct parisc_driver ccio_driver __refdata = {
  1070. .name = "ccio",
  1071. .id_table = ccio_tbl,
  1072. .probe = ccio_probe,
  1073. };
  1074. /**
  1075. * ccio_ioc_init - Initialize the I/O Controller
  1076. * @ioc: The I/O Controller.
  1077. *
  1078. * Initialize the I/O Controller which includes setting up the
  1079. * I/O Page Directory, the resource map, and initalizing the
  1080. * U2/Uturn chip into virtual mode.
  1081. */
  1082. static void __init
  1083. ccio_ioc_init(struct ioc *ioc)
  1084. {
  1085. int i;
  1086. unsigned int iov_order;
  1087. u32 iova_space_size;
  1088. /*
  1089. ** Determine IOVA Space size from memory size.
  1090. **
  1091. ** Ideally, PCI drivers would register the maximum number
  1092. ** of DMA they can have outstanding for each device they
  1093. ** own. Next best thing would be to guess how much DMA
  1094. ** can be outstanding based on PCI Class/sub-class. Both
  1095. ** methods still require some "extra" to support PCI
  1096. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1097. */
  1098. iova_space_size = (u32) (totalram_pages / count_parisc_driver(&ccio_driver));
  1099. /* limit IOVA space size to 1MB-1GB */
  1100. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1101. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1102. #ifdef __LP64__
  1103. } else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1104. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1105. #endif
  1106. }
  1107. /*
  1108. ** iova space must be log2() in size.
  1109. ** thus, pdir/res_map will also be log2().
  1110. */
  1111. /* We could use larger page sizes in order to *decrease* the number
  1112. ** of mappings needed. (ie 8k pages means 1/2 the mappings).
  1113. **
  1114. ** Note: Grant Grunder says "Using 8k I/O pages isn't trivial either
  1115. ** since the pages must also be physically contiguous - typically
  1116. ** this is the case under linux."
  1117. */
  1118. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1119. /* iova_space_size is now bytes, not pages */
  1120. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1121. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1122. BUG_ON(ioc->pdir_size > 8 * 1024 * 1024); /* max pdir size <= 8MB */
  1123. /* Verify it's a power of two */
  1124. BUG_ON((1 << get_order(ioc->pdir_size)) != (ioc->pdir_size >> PAGE_SHIFT));
  1125. DBG_INIT("%s() hpa 0x%p mem %luMB IOV %dMB (%d bits)\n",
  1126. __func__, ioc->ioc_regs,
  1127. (unsigned long) totalram_pages >> (20 - PAGE_SHIFT),
  1128. iova_space_size>>20,
  1129. iov_order + PAGE_SHIFT);
  1130. ioc->pdir_base = (u64 *)__get_free_pages(GFP_KERNEL,
  1131. get_order(ioc->pdir_size));
  1132. if(NULL == ioc->pdir_base) {
  1133. panic("%s() could not allocate I/O Page Table\n", __func__);
  1134. }
  1135. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1136. BUG_ON((((unsigned long)ioc->pdir_base) & PAGE_MASK) != (unsigned long)ioc->pdir_base);
  1137. DBG_INIT(" base %p\n", ioc->pdir_base);
  1138. /* resource map size dictated by pdir_size */
  1139. ioc->res_size = (ioc->pdir_size / sizeof(u64)) >> 3;
  1140. DBG_INIT("%s() res_size 0x%x\n", __func__, ioc->res_size);
  1141. ioc->res_map = (u8 *)__get_free_pages(GFP_KERNEL,
  1142. get_order(ioc->res_size));
  1143. if(NULL == ioc->res_map) {
  1144. panic("%s() could not allocate resource map\n", __func__);
  1145. }
  1146. memset(ioc->res_map, 0, ioc->res_size);
  1147. /* Initialize the res_hint to 16 */
  1148. ioc->res_hint = 16;
  1149. /* Initialize the spinlock */
  1150. spin_lock_init(&ioc->res_lock);
  1151. /*
  1152. ** Chainid is the upper most bits of an IOVP used to determine
  1153. ** which TLB entry an IOVP will use.
  1154. */
  1155. ioc->chainid_shift = get_order(iova_space_size) + PAGE_SHIFT - CCIO_CHAINID_SHIFT;
  1156. DBG_INIT(" chainid_shift 0x%x\n", ioc->chainid_shift);
  1157. /*
  1158. ** Initialize IOA hardware
  1159. */
  1160. WRITE_U32(CCIO_CHAINID_MASK << ioc->chainid_shift,
  1161. &ioc->ioc_regs->io_chain_id_mask);
  1162. WRITE_U32(virt_to_phys(ioc->pdir_base),
  1163. &ioc->ioc_regs->io_pdir_base);
  1164. /*
  1165. ** Go to "Virtual Mode"
  1166. */
  1167. WRITE_U32(IOA_NORMAL_MODE, &ioc->ioc_regs->io_control);
  1168. /*
  1169. ** Initialize all I/O TLB entries to 0 (Valid bit off).
  1170. */
  1171. WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_m);
  1172. WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_l);
  1173. for(i = 1 << CCIO_CHAINID_SHIFT; i ; i--) {
  1174. WRITE_U32((CMD_TLB_DIRECT_WRITE | (i << ioc->chainid_shift)),
  1175. &ioc->ioc_regs->io_command);
  1176. }
  1177. }
  1178. static void __init
  1179. ccio_init_resource(struct resource *res, char *name, void __iomem *ioaddr)
  1180. {
  1181. int result;
  1182. res->parent = NULL;
  1183. res->flags = IORESOURCE_MEM;
  1184. /*
  1185. * bracing ((signed) ...) are required for 64bit kernel because
  1186. * we only want to sign extend the lower 16 bits of the register.
  1187. * The upper 16-bits of range registers are hardcoded to 0xffff.
  1188. */
  1189. res->start = (unsigned long)((signed) READ_U32(ioaddr) << 16);
  1190. res->end = (unsigned long)((signed) (READ_U32(ioaddr + 4) << 16) - 1);
  1191. res->name = name;
  1192. /*
  1193. * Check if this MMIO range is disable
  1194. */
  1195. if (res->end + 1 == res->start)
  1196. return;
  1197. /* On some platforms (e.g. K-Class), we have already registered
  1198. * resources for devices reported by firmware. Some are children
  1199. * of ccio.
  1200. * "insert" ccio ranges in the mmio hierarchy (/proc/iomem).
  1201. */
  1202. result = insert_resource(&iomem_resource, res);
  1203. if (result < 0) {
  1204. printk(KERN_ERR "%s() failed to claim CCIO bus address space (%08lx,%08lx)\n",
  1205. __func__, (unsigned long)res->start, (unsigned long)res->end);
  1206. }
  1207. }
  1208. static void __init ccio_init_resources(struct ioc *ioc)
  1209. {
  1210. struct resource *res = ioc->mmio_region;
  1211. char *name = kmalloc(14, GFP_KERNEL);
  1212. snprintf(name, 14, "GSC Bus [%d/]", ioc->hw_path);
  1213. ccio_init_resource(res, name, &ioc->ioc_regs->io_io_low);
  1214. ccio_init_resource(res + 1, name, &ioc->ioc_regs->io_io_low_hv);
  1215. }
  1216. static int new_ioc_area(struct resource *res, unsigned long size,
  1217. unsigned long min, unsigned long max, unsigned long align)
  1218. {
  1219. if (max <= min)
  1220. return -EBUSY;
  1221. res->start = (max - size + 1) &~ (align - 1);
  1222. res->end = res->start + size;
  1223. /* We might be trying to expand the MMIO range to include
  1224. * a child device that has already registered it's MMIO space.
  1225. * Use "insert" instead of request_resource().
  1226. */
  1227. if (!insert_resource(&iomem_resource, res))
  1228. return 0;
  1229. return new_ioc_area(res, size, min, max - size, align);
  1230. }
  1231. static int expand_ioc_area(struct resource *res, unsigned long size,
  1232. unsigned long min, unsigned long max, unsigned long align)
  1233. {
  1234. unsigned long start, len;
  1235. if (!res->parent)
  1236. return new_ioc_area(res, size, min, max, align);
  1237. start = (res->start - size) &~ (align - 1);
  1238. len = res->end - start + 1;
  1239. if (start >= min) {
  1240. if (!adjust_resource(res, start, len))
  1241. return 0;
  1242. }
  1243. start = res->start;
  1244. len = ((size + res->end + align) &~ (align - 1)) - start;
  1245. if (start + len <= max) {
  1246. if (!adjust_resource(res, start, len))
  1247. return 0;
  1248. }
  1249. return -EBUSY;
  1250. }
  1251. /*
  1252. * Dino calls this function. Beware that we may get called on systems
  1253. * which have no IOC (725, B180, C160L, etc) but do have a Dino.
  1254. * So it's legal to find no parent IOC.
  1255. *
  1256. * Some other issues: one of the resources in the ioc may be unassigned.
  1257. */
  1258. int ccio_allocate_resource(const struct parisc_device *dev,
  1259. struct resource *res, unsigned long size,
  1260. unsigned long min, unsigned long max, unsigned long align)
  1261. {
  1262. struct resource *parent = &iomem_resource;
  1263. struct ioc *ioc = ccio_get_iommu(dev);
  1264. if (!ioc)
  1265. goto out;
  1266. parent = ioc->mmio_region;
  1267. if (parent->parent &&
  1268. !allocate_resource(parent, res, size, min, max, align, NULL, NULL))
  1269. return 0;
  1270. if ((parent + 1)->parent &&
  1271. !allocate_resource(parent + 1, res, size, min, max, align,
  1272. NULL, NULL))
  1273. return 0;
  1274. if (!expand_ioc_area(parent, size, min, max, align)) {
  1275. __raw_writel(((parent->start)>>16) | 0xffff0000,
  1276. &ioc->ioc_regs->io_io_low);
  1277. __raw_writel(((parent->end)>>16) | 0xffff0000,
  1278. &ioc->ioc_regs->io_io_high);
  1279. } else if (!expand_ioc_area(parent + 1, size, min, max, align)) {
  1280. parent++;
  1281. __raw_writel(((parent->start)>>16) | 0xffff0000,
  1282. &ioc->ioc_regs->io_io_low_hv);
  1283. __raw_writel(((parent->end)>>16) | 0xffff0000,
  1284. &ioc->ioc_regs->io_io_high_hv);
  1285. } else {
  1286. return -EBUSY;
  1287. }
  1288. out:
  1289. return allocate_resource(parent, res, size, min, max, align, NULL,NULL);
  1290. }
  1291. int ccio_request_resource(const struct parisc_device *dev,
  1292. struct resource *res)
  1293. {
  1294. struct resource *parent;
  1295. struct ioc *ioc = ccio_get_iommu(dev);
  1296. if (!ioc) {
  1297. parent = &iomem_resource;
  1298. } else if ((ioc->mmio_region->start <= res->start) &&
  1299. (res->end <= ioc->mmio_region->end)) {
  1300. parent = ioc->mmio_region;
  1301. } else if (((ioc->mmio_region + 1)->start <= res->start) &&
  1302. (res->end <= (ioc->mmio_region + 1)->end)) {
  1303. parent = ioc->mmio_region + 1;
  1304. } else {
  1305. return -EBUSY;
  1306. }
  1307. /* "transparent" bus bridges need to register MMIO resources
  1308. * firmware assigned them. e.g. children of hppb.c (e.g. K-class)
  1309. * registered their resources in the PDC "bus walk" (See
  1310. * arch/parisc/kernel/inventory.c).
  1311. */
  1312. return insert_resource(parent, res);
  1313. }
  1314. /**
  1315. * ccio_probe - Determine if ccio should claim this device.
  1316. * @dev: The device which has been found
  1317. *
  1318. * Determine if ccio should claim this chip (return 0) or not (return 1).
  1319. * If so, initialize the chip and tell other partners in crime they
  1320. * have work to do.
  1321. */
  1322. static int __init ccio_probe(struct parisc_device *dev)
  1323. {
  1324. int i;
  1325. struct ioc *ioc, **ioc_p = &ioc_list;
  1326. ioc = kzalloc(sizeof(struct ioc), GFP_KERNEL);
  1327. if (ioc == NULL) {
  1328. printk(KERN_ERR MODULE_NAME ": memory allocation failure\n");
  1329. return -ENOMEM;
  1330. }
  1331. ioc->name = dev->id.hversion == U2_IOA_RUNWAY ? "U2" : "UTurn";
  1332. printk(KERN_INFO "Found %s at 0x%lx\n", ioc->name,
  1333. (unsigned long)dev->hpa.start);
  1334. for (i = 0; i < ioc_count; i++) {
  1335. ioc_p = &(*ioc_p)->next;
  1336. }
  1337. *ioc_p = ioc;
  1338. ioc->hw_path = dev->hw_path;
  1339. ioc->ioc_regs = ioremap_nocache(dev->hpa.start, 4096);
  1340. if (!ioc->ioc_regs) {
  1341. kfree(ioc);
  1342. return -ENOMEM;
  1343. }
  1344. ccio_ioc_init(ioc);
  1345. ccio_init_resources(ioc);
  1346. hppa_dma_ops = &ccio_ops;
  1347. dev->dev.platform_data = kzalloc(sizeof(struct pci_hba_data), GFP_KERNEL);
  1348. /* if this fails, no I/O cards will work, so may as well bug */
  1349. BUG_ON(dev->dev.platform_data == NULL);
  1350. HBA_DATA(dev->dev.platform_data)->iommu = ioc;
  1351. #ifdef CONFIG_PROC_FS
  1352. if (ioc_count == 0) {
  1353. proc_create_single(MODULE_NAME, 0, proc_runway_root,
  1354. ccio_proc_info);
  1355. proc_create_single(MODULE_NAME"-bitmap", 0, proc_runway_root,
  1356. ccio_proc_bitmap_info);
  1357. }
  1358. #endif
  1359. ioc_count++;
  1360. return 0;
  1361. }
  1362. /**
  1363. * ccio_init - ccio initialization procedure.
  1364. *
  1365. * Register this driver.
  1366. */
  1367. void __init ccio_init(void)
  1368. {
  1369. register_parisc_driver(&ccio_driver);
  1370. }