pcie-designware-plat.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCIe RC driver for Synopsys DesignWare Core
  4. *
  5. * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com)
  6. *
  7. * Authors: Joao Pinto <Joao.Pinto@synopsys.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/gpio.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_gpio.h>
  17. #include <linux/pci.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/resource.h>
  20. #include <linux/signal.h>
  21. #include <linux/types.h>
  22. #include <linux/regmap.h>
  23. #include "pcie-designware.h"
  24. struct dw_plat_pcie {
  25. struct dw_pcie *pci;
  26. struct regmap *regmap;
  27. enum dw_pcie_device_mode mode;
  28. };
  29. struct dw_plat_pcie_of_data {
  30. enum dw_pcie_device_mode mode;
  31. };
  32. static const struct of_device_id dw_plat_pcie_of_match[];
  33. static int dw_plat_pcie_host_init(struct pcie_port *pp)
  34. {
  35. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  36. dw_pcie_setup_rc(pp);
  37. dw_pcie_wait_for_link(pci);
  38. if (IS_ENABLED(CONFIG_PCI_MSI))
  39. dw_pcie_msi_init(pp);
  40. return 0;
  41. }
  42. static void dw_plat_set_num_vectors(struct pcie_port *pp)
  43. {
  44. pp->num_vectors = MAX_MSI_IRQS;
  45. }
  46. static const struct dw_pcie_host_ops dw_plat_pcie_host_ops = {
  47. .host_init = dw_plat_pcie_host_init,
  48. .set_num_vectors = dw_plat_set_num_vectors,
  49. };
  50. static int dw_plat_pcie_establish_link(struct dw_pcie *pci)
  51. {
  52. return 0;
  53. }
  54. static const struct dw_pcie_ops dw_pcie_ops = {
  55. .start_link = dw_plat_pcie_establish_link,
  56. };
  57. static void dw_plat_pcie_ep_init(struct dw_pcie_ep *ep)
  58. {
  59. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  60. struct pci_epc *epc = ep->epc;
  61. enum pci_barno bar;
  62. for (bar = BAR_0; bar <= BAR_5; bar++)
  63. dw_pcie_ep_reset_bar(pci, bar);
  64. epc->features |= EPC_FEATURE_NO_LINKUP_NOTIFIER;
  65. epc->features |= EPC_FEATURE_MSIX_AVAILABLE;
  66. }
  67. static int dw_plat_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
  68. enum pci_epc_irq_type type,
  69. u16 interrupt_num)
  70. {
  71. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  72. switch (type) {
  73. case PCI_EPC_IRQ_LEGACY:
  74. return dw_pcie_ep_raise_legacy_irq(ep, func_no);
  75. case PCI_EPC_IRQ_MSI:
  76. return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
  77. case PCI_EPC_IRQ_MSIX:
  78. return dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
  79. default:
  80. dev_err(pci->dev, "UNKNOWN IRQ type\n");
  81. }
  82. return 0;
  83. }
  84. static struct dw_pcie_ep_ops pcie_ep_ops = {
  85. .ep_init = dw_plat_pcie_ep_init,
  86. .raise_irq = dw_plat_pcie_ep_raise_irq,
  87. };
  88. static int dw_plat_add_pcie_port(struct dw_plat_pcie *dw_plat_pcie,
  89. struct platform_device *pdev)
  90. {
  91. struct dw_pcie *pci = dw_plat_pcie->pci;
  92. struct pcie_port *pp = &pci->pp;
  93. struct device *dev = &pdev->dev;
  94. int ret;
  95. pp->irq = platform_get_irq(pdev, 1);
  96. if (pp->irq < 0)
  97. return pp->irq;
  98. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  99. pp->msi_irq = platform_get_irq(pdev, 0);
  100. if (pp->msi_irq < 0)
  101. return pp->msi_irq;
  102. }
  103. pp->ops = &dw_plat_pcie_host_ops;
  104. ret = dw_pcie_host_init(pp);
  105. if (ret) {
  106. dev_err(dev, "Failed to initialize host\n");
  107. return ret;
  108. }
  109. return 0;
  110. }
  111. static int dw_plat_add_pcie_ep(struct dw_plat_pcie *dw_plat_pcie,
  112. struct platform_device *pdev)
  113. {
  114. int ret;
  115. struct dw_pcie_ep *ep;
  116. struct resource *res;
  117. struct device *dev = &pdev->dev;
  118. struct dw_pcie *pci = dw_plat_pcie->pci;
  119. ep = &pci->ep;
  120. ep->ops = &pcie_ep_ops;
  121. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi2");
  122. pci->dbi_base2 = devm_ioremap_resource(dev, res);
  123. if (IS_ERR(pci->dbi_base2))
  124. return PTR_ERR(pci->dbi_base2);
  125. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
  126. if (!res)
  127. return -EINVAL;
  128. ep->phys_base = res->start;
  129. ep->addr_size = resource_size(res);
  130. ret = dw_pcie_ep_init(ep);
  131. if (ret) {
  132. dev_err(dev, "Failed to initialize endpoint\n");
  133. return ret;
  134. }
  135. return 0;
  136. }
  137. static int dw_plat_pcie_probe(struct platform_device *pdev)
  138. {
  139. struct device *dev = &pdev->dev;
  140. struct dw_plat_pcie *dw_plat_pcie;
  141. struct dw_pcie *pci;
  142. struct resource *res; /* Resource from DT */
  143. int ret;
  144. const struct of_device_id *match;
  145. const struct dw_plat_pcie_of_data *data;
  146. enum dw_pcie_device_mode mode;
  147. match = of_match_device(dw_plat_pcie_of_match, dev);
  148. if (!match)
  149. return -EINVAL;
  150. data = (struct dw_plat_pcie_of_data *)match->data;
  151. mode = (enum dw_pcie_device_mode)data->mode;
  152. dw_plat_pcie = devm_kzalloc(dev, sizeof(*dw_plat_pcie), GFP_KERNEL);
  153. if (!dw_plat_pcie)
  154. return -ENOMEM;
  155. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  156. if (!pci)
  157. return -ENOMEM;
  158. pci->dev = dev;
  159. pci->ops = &dw_pcie_ops;
  160. dw_plat_pcie->pci = pci;
  161. dw_plat_pcie->mode = mode;
  162. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
  163. if (!res)
  164. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  165. pci->dbi_base = devm_ioremap_resource(dev, res);
  166. if (IS_ERR(pci->dbi_base))
  167. return PTR_ERR(pci->dbi_base);
  168. platform_set_drvdata(pdev, dw_plat_pcie);
  169. switch (dw_plat_pcie->mode) {
  170. case DW_PCIE_RC_TYPE:
  171. if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_HOST))
  172. return -ENODEV;
  173. ret = dw_plat_add_pcie_port(dw_plat_pcie, pdev);
  174. if (ret < 0)
  175. return ret;
  176. break;
  177. case DW_PCIE_EP_TYPE:
  178. if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_EP))
  179. return -ENODEV;
  180. ret = dw_plat_add_pcie_ep(dw_plat_pcie, pdev);
  181. if (ret < 0)
  182. return ret;
  183. break;
  184. default:
  185. dev_err(dev, "INVALID device type %d\n", dw_plat_pcie->mode);
  186. }
  187. return 0;
  188. }
  189. static const struct dw_plat_pcie_of_data dw_plat_pcie_rc_of_data = {
  190. .mode = DW_PCIE_RC_TYPE,
  191. };
  192. static const struct dw_plat_pcie_of_data dw_plat_pcie_ep_of_data = {
  193. .mode = DW_PCIE_EP_TYPE,
  194. };
  195. static const struct of_device_id dw_plat_pcie_of_match[] = {
  196. {
  197. .compatible = "snps,dw-pcie",
  198. .data = &dw_plat_pcie_rc_of_data,
  199. },
  200. {
  201. .compatible = "snps,dw-pcie-ep",
  202. .data = &dw_plat_pcie_ep_of_data,
  203. },
  204. {},
  205. };
  206. static struct platform_driver dw_plat_pcie_driver = {
  207. .driver = {
  208. .name = "dw-pcie",
  209. .of_match_table = dw_plat_pcie_of_match,
  210. .suppress_bind_attrs = true,
  211. },
  212. .probe = dw_plat_pcie_probe,
  213. };
  214. builtin_platform_driver(dw_plat_pcie_driver);