pci.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef DRIVERS_PCI_H
  3. #define DRIVERS_PCI_H
  4. #define PCI_FIND_CAP_TTL 48
  5. #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
  6. extern const unsigned char pcie_link_speed[];
  7. extern bool pci_early_dump;
  8. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  9. /* Functions internal to the PCI core code */
  10. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  11. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  12. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  13. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  14. { return; }
  15. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  16. { return; }
  17. #else
  18. void pci_create_firmware_label_files(struct pci_dev *pdev);
  19. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  20. #endif
  21. void pci_cleanup_rom(struct pci_dev *dev);
  22. enum pci_mmap_api {
  23. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  24. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  25. };
  26. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  27. enum pci_mmap_api mmap_api);
  28. int pci_probe_reset_function(struct pci_dev *dev);
  29. int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
  30. int pci_bus_error_reset(struct pci_dev *dev);
  31. /**
  32. * struct pci_platform_pm_ops - Firmware PM callbacks
  33. *
  34. * @is_manageable: returns 'true' if given device is power manageable by the
  35. * platform firmware
  36. *
  37. * @set_state: invokes the platform firmware to set the device's power state
  38. *
  39. * @get_state: queries the platform firmware for a device's current power state
  40. *
  41. * @choose_state: returns PCI power state of given device preferred by the
  42. * platform; to be used during system-wide transitions from a
  43. * sleeping state to the working state and vice versa
  44. *
  45. * @set_wakeup: enables/disables wakeup capability for the device
  46. *
  47. * @need_resume: returns 'true' if the given device (which is currently
  48. * suspended) needs to be resumed to be configured for system
  49. * wakeup.
  50. *
  51. * If given platform is generally capable of power managing PCI devices, all of
  52. * these callbacks are mandatory.
  53. */
  54. struct pci_platform_pm_ops {
  55. bool (*is_manageable)(struct pci_dev *dev);
  56. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  57. pci_power_t (*get_state)(struct pci_dev *dev);
  58. pci_power_t (*choose_state)(struct pci_dev *dev);
  59. int (*set_wakeup)(struct pci_dev *dev, bool enable);
  60. bool (*need_resume)(struct pci_dev *dev);
  61. };
  62. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  63. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  64. void pci_power_up(struct pci_dev *dev);
  65. void pci_disable_enabled_device(struct pci_dev *dev);
  66. int pci_finish_runtime_suspend(struct pci_dev *dev);
  67. void pcie_clear_root_pme_status(struct pci_dev *dev);
  68. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  69. void pci_pme_restore(struct pci_dev *dev);
  70. bool pci_dev_keep_suspended(struct pci_dev *dev);
  71. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  72. void pci_config_pm_runtime_get(struct pci_dev *dev);
  73. void pci_config_pm_runtime_put(struct pci_dev *dev);
  74. void pci_pm_init(struct pci_dev *dev);
  75. void pci_ea_init(struct pci_dev *dev);
  76. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  77. void pci_free_cap_save_buffers(struct pci_dev *dev);
  78. bool pci_bridge_d3_possible(struct pci_dev *dev);
  79. void pci_bridge_d3_update(struct pci_dev *dev);
  80. static inline void pci_wakeup_event(struct pci_dev *dev)
  81. {
  82. /* Wait 100 ms before the system can be put into a sleep state. */
  83. pm_wakeup_event(&dev->dev, 100);
  84. }
  85. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  86. {
  87. return !!(pci_dev->subordinate);
  88. }
  89. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  90. {
  91. /*
  92. * Currently we allow normal PCI devices and PCI bridges transition
  93. * into D3 if their bridge_d3 is set.
  94. */
  95. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  96. }
  97. int pci_vpd_init(struct pci_dev *dev);
  98. void pci_vpd_release(struct pci_dev *dev);
  99. void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
  100. void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
  101. /* PCI /proc functions */
  102. #ifdef CONFIG_PROC_FS
  103. int pci_proc_attach_device(struct pci_dev *dev);
  104. int pci_proc_detach_device(struct pci_dev *dev);
  105. int pci_proc_detach_bus(struct pci_bus *bus);
  106. #else
  107. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  108. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  109. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  110. #endif
  111. /* Functions for PCI Hotplug drivers to use */
  112. int pci_hp_add_bridge(struct pci_dev *dev);
  113. #ifdef HAVE_PCI_LEGACY
  114. void pci_create_legacy_files(struct pci_bus *bus);
  115. void pci_remove_legacy_files(struct pci_bus *bus);
  116. #else
  117. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  118. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  119. #endif
  120. /* Lock for read/write access to pci device and bus lists */
  121. extern struct rw_semaphore pci_bus_sem;
  122. extern struct mutex pci_slot_mutex;
  123. extern raw_spinlock_t pci_lock;
  124. extern unsigned int pci_pm_d3_delay;
  125. #ifdef CONFIG_PCI_MSI
  126. void pci_no_msi(void);
  127. #else
  128. static inline void pci_no_msi(void) { }
  129. #endif
  130. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  131. {
  132. u16 control;
  133. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  134. control &= ~PCI_MSI_FLAGS_ENABLE;
  135. if (enable)
  136. control |= PCI_MSI_FLAGS_ENABLE;
  137. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  138. }
  139. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  140. {
  141. u16 ctrl;
  142. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  143. ctrl &= ~clear;
  144. ctrl |= set;
  145. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  146. }
  147. void pci_realloc_get_opt(char *);
  148. static inline int pci_no_d1d2(struct pci_dev *dev)
  149. {
  150. unsigned int parent_dstates = 0;
  151. if (dev->bus->self)
  152. parent_dstates = dev->bus->self->no_d1d2;
  153. return (dev->no_d1d2 || parent_dstates);
  154. }
  155. extern const struct attribute_group *pci_dev_groups[];
  156. extern const struct attribute_group *pcibus_groups[];
  157. extern const struct device_type pci_dev_type;
  158. extern const struct attribute_group *pci_bus_groups[];
  159. /**
  160. * pci_match_one_device - Tell if a PCI device structure has a matching
  161. * PCI device id structure
  162. * @id: single PCI device id structure to match
  163. * @dev: the PCI device structure to match against
  164. *
  165. * Returns the matching pci_device_id structure or %NULL if there is no match.
  166. */
  167. static inline const struct pci_device_id *
  168. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  169. {
  170. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  171. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  172. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  173. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  174. !((id->class ^ dev->class) & id->class_mask))
  175. return id;
  176. return NULL;
  177. }
  178. /* PCI slot sysfs helper code */
  179. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  180. extern struct kset *pci_slots_kset;
  181. struct pci_slot_attribute {
  182. struct attribute attr;
  183. ssize_t (*show)(struct pci_slot *, char *);
  184. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  185. };
  186. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  187. enum pci_bar_type {
  188. pci_bar_unknown, /* Standard PCI BAR probe */
  189. pci_bar_io, /* An I/O port BAR */
  190. pci_bar_mem32, /* A 32-bit memory BAR */
  191. pci_bar_mem64, /* A 64-bit memory BAR */
  192. };
  193. int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
  194. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  195. int crs_timeout);
  196. bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  197. int crs_timeout);
  198. int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
  199. int pci_setup_device(struct pci_dev *dev);
  200. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  201. struct resource *res, unsigned int reg);
  202. void pci_configure_ari(struct pci_dev *dev);
  203. void __pci_bus_size_bridges(struct pci_bus *bus,
  204. struct list_head *realloc_head);
  205. void __pci_bus_assign_resources(const struct pci_bus *bus,
  206. struct list_head *realloc_head,
  207. struct list_head *fail_head);
  208. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  209. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  210. void pci_disable_bridge_window(struct pci_dev *dev);
  211. /* PCIe link information */
  212. #define PCIE_SPEED2STR(speed) \
  213. ((speed) == PCIE_SPEED_16_0GT ? "16 GT/s" : \
  214. (speed) == PCIE_SPEED_8_0GT ? "8 GT/s" : \
  215. (speed) == PCIE_SPEED_5_0GT ? "5 GT/s" : \
  216. (speed) == PCIE_SPEED_2_5GT ? "2.5 GT/s" : \
  217. "Unknown speed")
  218. /* PCIe speed to Mb/s reduced by encoding overhead */
  219. #define PCIE_SPEED2MBS_ENC(speed) \
  220. ((speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
  221. (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
  222. (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
  223. (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
  224. 0)
  225. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
  226. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
  227. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  228. enum pcie_link_width *width);
  229. void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
  230. /* Single Root I/O Virtualization */
  231. struct pci_sriov {
  232. int pos; /* Capability position */
  233. int nres; /* Number of resources */
  234. u32 cap; /* SR-IOV Capabilities */
  235. u16 ctrl; /* SR-IOV Control */
  236. u16 total_VFs; /* Total VFs associated with the PF */
  237. u16 initial_VFs; /* Initial VFs associated with the PF */
  238. u16 num_VFs; /* Number of VFs available */
  239. u16 offset; /* First VF Routing ID offset */
  240. u16 stride; /* Following VF stride */
  241. u16 vf_device; /* VF device ID */
  242. u32 pgsz; /* Page size for BAR alignment */
  243. u8 link; /* Function Dependency Link */
  244. u8 max_VF_buses; /* Max buses consumed by VFs */
  245. u16 driver_max_VFs; /* Max num VFs driver supports */
  246. struct pci_dev *dev; /* Lowest numbered PF */
  247. struct pci_dev *self; /* This PF */
  248. u32 class; /* VF device */
  249. u8 hdr_type; /* VF header type */
  250. u16 subsystem_vendor; /* VF subsystem vendor */
  251. u16 subsystem_device; /* VF subsystem device */
  252. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  253. bool drivers_autoprobe; /* Auto probing of VFs by driver */
  254. };
  255. /* pci_dev priv_flags */
  256. #define PCI_DEV_DISCONNECTED 0
  257. #define PCI_DEV_ADDED 1
  258. static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
  259. {
  260. set_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  261. return 0;
  262. }
  263. static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
  264. {
  265. return test_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  266. }
  267. static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
  268. {
  269. assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
  270. }
  271. static inline bool pci_dev_is_added(const struct pci_dev *dev)
  272. {
  273. return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
  274. }
  275. #ifdef CONFIG_PCIEAER
  276. #include <linux/aer.h>
  277. #define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
  278. struct aer_err_info {
  279. struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
  280. int error_dev_num;
  281. unsigned int id:16;
  282. unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
  283. unsigned int __pad1:5;
  284. unsigned int multi_error_valid:1;
  285. unsigned int first_error:5;
  286. unsigned int __pad2:2;
  287. unsigned int tlp_header_valid:1;
  288. unsigned int status; /* COR/UNCOR Error Status */
  289. unsigned int mask; /* COR/UNCOR Error Mask */
  290. struct aer_header_log_regs tlp; /* TLP Header */
  291. };
  292. int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
  293. void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
  294. #endif /* CONFIG_PCIEAER */
  295. #ifdef CONFIG_PCI_ATS
  296. void pci_restore_ats_state(struct pci_dev *dev);
  297. #else
  298. static inline void pci_restore_ats_state(struct pci_dev *dev)
  299. {
  300. }
  301. #endif /* CONFIG_PCI_ATS */
  302. #ifdef CONFIG_PCI_IOV
  303. int pci_iov_init(struct pci_dev *dev);
  304. void pci_iov_release(struct pci_dev *dev);
  305. void pci_iov_remove(struct pci_dev *dev);
  306. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  307. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  308. void pci_restore_iov_state(struct pci_dev *dev);
  309. int pci_iov_bus_range(struct pci_bus *bus);
  310. #else
  311. static inline int pci_iov_init(struct pci_dev *dev)
  312. {
  313. return -ENODEV;
  314. }
  315. static inline void pci_iov_release(struct pci_dev *dev)
  316. {
  317. }
  318. static inline void pci_iov_remove(struct pci_dev *dev)
  319. {
  320. }
  321. static inline void pci_restore_iov_state(struct pci_dev *dev)
  322. {
  323. }
  324. static inline int pci_iov_bus_range(struct pci_bus *bus)
  325. {
  326. return 0;
  327. }
  328. #endif /* CONFIG_PCI_IOV */
  329. unsigned long pci_cardbus_resource_alignment(struct resource *);
  330. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  331. struct resource *res)
  332. {
  333. #ifdef CONFIG_PCI_IOV
  334. int resno = res - dev->resource;
  335. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  336. return pci_sriov_resource_alignment(dev, resno);
  337. #endif
  338. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  339. return pci_cardbus_resource_alignment(res);
  340. return resource_alignment(res);
  341. }
  342. void pci_enable_acs(struct pci_dev *dev);
  343. #ifdef CONFIG_PCI_QUIRKS
  344. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
  345. int pci_dev_specific_enable_acs(struct pci_dev *dev);
  346. int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
  347. #else
  348. static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
  349. u16 acs_flags)
  350. {
  351. return -ENOTTY;
  352. }
  353. static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
  354. {
  355. return -ENOTTY;
  356. }
  357. static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
  358. {
  359. return -ENOTTY;
  360. }
  361. #endif
  362. /* PCI error reporting and recovery */
  363. void pcie_do_fatal_recovery(struct pci_dev *dev, u32 service);
  364. void pcie_do_nonfatal_recovery(struct pci_dev *dev);
  365. bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
  366. #ifdef CONFIG_PCIEASPM
  367. void pcie_aspm_init_link_state(struct pci_dev *pdev);
  368. void pcie_aspm_exit_link_state(struct pci_dev *pdev);
  369. void pcie_aspm_pm_state_change(struct pci_dev *pdev);
  370. void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
  371. #else
  372. static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
  373. static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
  374. static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
  375. static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
  376. #endif
  377. #ifdef CONFIG_PCIEASPM_DEBUG
  378. void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev);
  379. void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev);
  380. #else
  381. static inline void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev) { }
  382. static inline void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev) { }
  383. #endif
  384. #ifdef CONFIG_PCIE_PTM
  385. void pci_ptm_init(struct pci_dev *dev);
  386. #else
  387. static inline void pci_ptm_init(struct pci_dev *dev) { }
  388. #endif
  389. struct pci_dev_reset_methods {
  390. u16 vendor;
  391. u16 device;
  392. int (*reset)(struct pci_dev *dev, int probe);
  393. };
  394. #ifdef CONFIG_PCI_QUIRKS
  395. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  396. #else
  397. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  398. {
  399. return -ENOTTY;
  400. }
  401. #endif
  402. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  403. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  404. struct resource *res);
  405. #else
  406. static inline int acpi_get_rc_resources(struct device *dev, const char *hid,
  407. u16 segment, struct resource *res)
  408. {
  409. return -ENODEV;
  410. }
  411. #endif
  412. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
  413. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
  414. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
  415. static inline u64 pci_rebar_size_to_bytes(int size)
  416. {
  417. return 1ULL << (size + 20);
  418. }
  419. struct device_node;
  420. #ifdef CONFIG_OF
  421. int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
  422. int of_get_pci_domain_nr(struct device_node *node);
  423. int of_pci_get_max_link_speed(struct device_node *node);
  424. #else
  425. static inline int
  426. of_pci_parse_bus_range(struct device_node *node, struct resource *res)
  427. {
  428. return -EINVAL;
  429. }
  430. static inline int
  431. of_get_pci_domain_nr(struct device_node *node)
  432. {
  433. return -1;
  434. }
  435. static inline int
  436. of_pci_get_max_link_speed(struct device_node *node)
  437. {
  438. return -EINVAL;
  439. }
  440. #endif /* CONFIG_OF */
  441. #if defined(CONFIG_OF_ADDRESS)
  442. int devm_of_pci_get_host_bridge_resources(struct device *dev,
  443. unsigned char busno, unsigned char bus_max,
  444. struct list_head *resources, resource_size_t *io_base);
  445. #else
  446. static inline int devm_of_pci_get_host_bridge_resources(struct device *dev,
  447. unsigned char busno, unsigned char bus_max,
  448. struct list_head *resources, resource_size_t *io_base)
  449. {
  450. return -EINVAL;
  451. }
  452. #endif
  453. #ifdef CONFIG_PCIEAER
  454. void pci_no_aer(void);
  455. void pci_aer_init(struct pci_dev *dev);
  456. void pci_aer_exit(struct pci_dev *dev);
  457. extern const struct attribute_group aer_stats_attr_group;
  458. void pci_aer_clear_fatal_status(struct pci_dev *dev);
  459. void pci_aer_clear_device_status(struct pci_dev *dev);
  460. #else
  461. static inline void pci_no_aer(void) { }
  462. static inline void pci_aer_init(struct pci_dev *d) { }
  463. static inline void pci_aer_exit(struct pci_dev *d) { }
  464. static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
  465. static inline void pci_aer_clear_device_status(struct pci_dev *dev) { }
  466. #endif
  467. #endif /* DRIVERS_PCI_H */