pinctrl-stm32.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) Maxime Coquelin 2015
  4. * Copyright (C) STMicroelectronics 2017
  5. * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
  6. *
  7. * Heavily based on Mediatek's pinctrl driver
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/gpio/driver.h>
  11. #include <linux/io.h>
  12. #include <linux/irq.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_device.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/pinctrl/consumer.h>
  20. #include <linux/pinctrl/machine.h>
  21. #include <linux/pinctrl/pinconf.h>
  22. #include <linux/pinctrl/pinconf-generic.h>
  23. #include <linux/pinctrl/pinctrl.h>
  24. #include <linux/pinctrl/pinmux.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regmap.h>
  27. #include <linux/reset.h>
  28. #include <linux/slab.h>
  29. #include "../core.h"
  30. #include "../pinconf.h"
  31. #include "../pinctrl-utils.h"
  32. #include "pinctrl-stm32.h"
  33. #define STM32_GPIO_MODER 0x00
  34. #define STM32_GPIO_TYPER 0x04
  35. #define STM32_GPIO_SPEEDR 0x08
  36. #define STM32_GPIO_PUPDR 0x0c
  37. #define STM32_GPIO_IDR 0x10
  38. #define STM32_GPIO_ODR 0x14
  39. #define STM32_GPIO_BSRR 0x18
  40. #define STM32_GPIO_LCKR 0x1c
  41. #define STM32_GPIO_AFRL 0x20
  42. #define STM32_GPIO_AFRH 0x24
  43. #define STM32_GPIO_PINS_PER_BANK 16
  44. #define STM32_GPIO_IRQ_LINE 16
  45. #define SYSCFG_IRQMUX_MASK GENMASK(3, 0)
  46. #define gpio_range_to_bank(chip) \
  47. container_of(chip, struct stm32_gpio_bank, range)
  48. static const char * const stm32_gpio_functions[] = {
  49. "gpio", "af0", "af1",
  50. "af2", "af3", "af4",
  51. "af5", "af6", "af7",
  52. "af8", "af9", "af10",
  53. "af11", "af12", "af13",
  54. "af14", "af15", "analog",
  55. };
  56. struct stm32_pinctrl_group {
  57. const char *name;
  58. unsigned long config;
  59. unsigned pin;
  60. };
  61. struct stm32_gpio_bank {
  62. void __iomem *base;
  63. struct clk *clk;
  64. spinlock_t lock;
  65. struct gpio_chip gpio_chip;
  66. struct pinctrl_gpio_range range;
  67. struct fwnode_handle *fwnode;
  68. struct irq_domain *domain;
  69. u32 bank_nr;
  70. u32 bank_ioport_nr;
  71. };
  72. struct stm32_pinctrl {
  73. struct device *dev;
  74. struct pinctrl_dev *pctl_dev;
  75. struct pinctrl_desc pctl_desc;
  76. struct stm32_pinctrl_group *groups;
  77. unsigned ngroups;
  78. const char **grp_names;
  79. struct stm32_gpio_bank *banks;
  80. unsigned nbanks;
  81. const struct stm32_pinctrl_match_data *match_data;
  82. struct irq_domain *domain;
  83. struct regmap *regmap;
  84. struct regmap_field *irqmux[STM32_GPIO_PINS_PER_BANK];
  85. };
  86. static inline int stm32_gpio_pin(int gpio)
  87. {
  88. return gpio % STM32_GPIO_PINS_PER_BANK;
  89. }
  90. static inline u32 stm32_gpio_get_mode(u32 function)
  91. {
  92. switch (function) {
  93. case STM32_PIN_GPIO:
  94. return 0;
  95. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  96. return 2;
  97. case STM32_PIN_ANALOG:
  98. return 3;
  99. }
  100. return 0;
  101. }
  102. static inline u32 stm32_gpio_get_alt(u32 function)
  103. {
  104. switch (function) {
  105. case STM32_PIN_GPIO:
  106. return 0;
  107. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  108. return function - 1;
  109. case STM32_PIN_ANALOG:
  110. return 0;
  111. }
  112. return 0;
  113. }
  114. /* GPIO functions */
  115. static inline void __stm32_gpio_set(struct stm32_gpio_bank *bank,
  116. unsigned offset, int value)
  117. {
  118. if (!value)
  119. offset += STM32_GPIO_PINS_PER_BANK;
  120. clk_enable(bank->clk);
  121. writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR);
  122. clk_disable(bank->clk);
  123. }
  124. static int stm32_gpio_request(struct gpio_chip *chip, unsigned offset)
  125. {
  126. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  127. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  128. struct pinctrl_gpio_range *range;
  129. int pin = offset + (bank->bank_nr * STM32_GPIO_PINS_PER_BANK);
  130. range = pinctrl_find_gpio_range_from_pin_nolock(pctl->pctl_dev, pin);
  131. if (!range) {
  132. dev_err(pctl->dev, "pin %d not in range.\n", pin);
  133. return -EINVAL;
  134. }
  135. return pinctrl_gpio_request(chip->base + offset);
  136. }
  137. static void stm32_gpio_free(struct gpio_chip *chip, unsigned offset)
  138. {
  139. pinctrl_gpio_free(chip->base + offset);
  140. }
  141. static int stm32_gpio_get(struct gpio_chip *chip, unsigned offset)
  142. {
  143. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  144. int ret;
  145. clk_enable(bank->clk);
  146. ret = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset));
  147. clk_disable(bank->clk);
  148. return ret;
  149. }
  150. static void stm32_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  151. {
  152. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  153. __stm32_gpio_set(bank, offset, value);
  154. }
  155. static int stm32_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  156. {
  157. return pinctrl_gpio_direction_input(chip->base + offset);
  158. }
  159. static int stm32_gpio_direction_output(struct gpio_chip *chip,
  160. unsigned offset, int value)
  161. {
  162. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  163. __stm32_gpio_set(bank, offset, value);
  164. pinctrl_gpio_direction_output(chip->base + offset);
  165. return 0;
  166. }
  167. static int stm32_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
  168. {
  169. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  170. struct irq_fwspec fwspec;
  171. fwspec.fwnode = bank->fwnode;
  172. fwspec.param_count = 2;
  173. fwspec.param[0] = offset;
  174. fwspec.param[1] = IRQ_TYPE_NONE;
  175. return irq_create_fwspec_mapping(&fwspec);
  176. }
  177. static int stm32_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
  178. {
  179. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  180. int pin = stm32_gpio_pin(offset);
  181. int ret;
  182. u32 mode, alt;
  183. stm32_pmx_get_mode(bank, pin, &mode, &alt);
  184. if ((alt == 0) && (mode == 0))
  185. ret = 1;
  186. else if ((alt == 0) && (mode == 1))
  187. ret = 0;
  188. else
  189. ret = -EINVAL;
  190. return ret;
  191. }
  192. static const struct gpio_chip stm32_gpio_template = {
  193. .request = stm32_gpio_request,
  194. .free = stm32_gpio_free,
  195. .get = stm32_gpio_get,
  196. .set = stm32_gpio_set,
  197. .direction_input = stm32_gpio_direction_input,
  198. .direction_output = stm32_gpio_direction_output,
  199. .to_irq = stm32_gpio_to_irq,
  200. .get_direction = stm32_gpio_get_direction,
  201. };
  202. static int stm32_gpio_irq_request_resources(struct irq_data *irq_data)
  203. {
  204. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  205. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  206. int ret;
  207. ret = stm32_gpio_direction_input(&bank->gpio_chip, irq_data->hwirq);
  208. if (ret)
  209. return ret;
  210. ret = gpiochip_lock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  211. if (ret) {
  212. dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n",
  213. irq_data->hwirq);
  214. return ret;
  215. }
  216. return 0;
  217. }
  218. static void stm32_gpio_irq_release_resources(struct irq_data *irq_data)
  219. {
  220. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  221. gpiochip_unlock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  222. }
  223. static struct irq_chip stm32_gpio_irq_chip = {
  224. .name = "stm32gpio",
  225. .irq_eoi = irq_chip_eoi_parent,
  226. .irq_ack = irq_chip_ack_parent,
  227. .irq_mask = irq_chip_mask_parent,
  228. .irq_unmask = irq_chip_unmask_parent,
  229. .irq_set_type = irq_chip_set_type_parent,
  230. .irq_set_wake = irq_chip_set_wake_parent,
  231. .irq_request_resources = stm32_gpio_irq_request_resources,
  232. .irq_release_resources = stm32_gpio_irq_release_resources,
  233. };
  234. static int stm32_gpio_domain_translate(struct irq_domain *d,
  235. struct irq_fwspec *fwspec,
  236. unsigned long *hwirq,
  237. unsigned int *type)
  238. {
  239. if ((fwspec->param_count != 2) ||
  240. (fwspec->param[0] >= STM32_GPIO_IRQ_LINE))
  241. return -EINVAL;
  242. *hwirq = fwspec->param[0];
  243. *type = fwspec->param[1];
  244. return 0;
  245. }
  246. static int stm32_gpio_domain_activate(struct irq_domain *d,
  247. struct irq_data *irq_data, bool reserve)
  248. {
  249. struct stm32_gpio_bank *bank = d->host_data;
  250. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  251. regmap_field_write(pctl->irqmux[irq_data->hwirq], bank->bank_ioport_nr);
  252. return 0;
  253. }
  254. static int stm32_gpio_domain_alloc(struct irq_domain *d,
  255. unsigned int virq,
  256. unsigned int nr_irqs, void *data)
  257. {
  258. struct stm32_gpio_bank *bank = d->host_data;
  259. struct irq_fwspec *fwspec = data;
  260. struct irq_fwspec parent_fwspec;
  261. irq_hw_number_t hwirq;
  262. hwirq = fwspec->param[0];
  263. parent_fwspec.fwnode = d->parent->fwnode;
  264. parent_fwspec.param_count = 2;
  265. parent_fwspec.param[0] = fwspec->param[0];
  266. parent_fwspec.param[1] = fwspec->param[1];
  267. irq_domain_set_hwirq_and_chip(d, virq, hwirq, &stm32_gpio_irq_chip,
  268. bank);
  269. return irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &parent_fwspec);
  270. }
  271. static const struct irq_domain_ops stm32_gpio_domain_ops = {
  272. .translate = stm32_gpio_domain_translate,
  273. .alloc = stm32_gpio_domain_alloc,
  274. .free = irq_domain_free_irqs_common,
  275. .activate = stm32_gpio_domain_activate,
  276. };
  277. /* Pinctrl functions */
  278. static struct stm32_pinctrl_group *
  279. stm32_pctrl_find_group_by_pin(struct stm32_pinctrl *pctl, u32 pin)
  280. {
  281. int i;
  282. for (i = 0; i < pctl->ngroups; i++) {
  283. struct stm32_pinctrl_group *grp = pctl->groups + i;
  284. if (grp->pin == pin)
  285. return grp;
  286. }
  287. return NULL;
  288. }
  289. static bool stm32_pctrl_is_function_valid(struct stm32_pinctrl *pctl,
  290. u32 pin_num, u32 fnum)
  291. {
  292. int i;
  293. for (i = 0; i < pctl->match_data->npins; i++) {
  294. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  295. const struct stm32_desc_function *func = pin->functions;
  296. if (pin->pin.number != pin_num)
  297. continue;
  298. while (func && func->name) {
  299. if (func->num == fnum)
  300. return true;
  301. func++;
  302. }
  303. break;
  304. }
  305. return false;
  306. }
  307. static int stm32_pctrl_dt_node_to_map_func(struct stm32_pinctrl *pctl,
  308. u32 pin, u32 fnum, struct stm32_pinctrl_group *grp,
  309. struct pinctrl_map **map, unsigned *reserved_maps,
  310. unsigned *num_maps)
  311. {
  312. if (*num_maps == *reserved_maps)
  313. return -ENOSPC;
  314. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  315. (*map)[*num_maps].data.mux.group = grp->name;
  316. if (!stm32_pctrl_is_function_valid(pctl, pin, fnum)) {
  317. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  318. fnum, pin);
  319. return -EINVAL;
  320. }
  321. (*map)[*num_maps].data.mux.function = stm32_gpio_functions[fnum];
  322. (*num_maps)++;
  323. return 0;
  324. }
  325. static int stm32_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  326. struct device_node *node,
  327. struct pinctrl_map **map,
  328. unsigned *reserved_maps,
  329. unsigned *num_maps)
  330. {
  331. struct stm32_pinctrl *pctl;
  332. struct stm32_pinctrl_group *grp;
  333. struct property *pins;
  334. u32 pinfunc, pin, func;
  335. unsigned long *configs;
  336. unsigned int num_configs;
  337. bool has_config = 0;
  338. unsigned reserve = 0;
  339. int num_pins, num_funcs, maps_per_pin, i, err = 0;
  340. pctl = pinctrl_dev_get_drvdata(pctldev);
  341. pins = of_find_property(node, "pinmux", NULL);
  342. if (!pins) {
  343. dev_err(pctl->dev, "missing pins property in node %s .\n",
  344. node->name);
  345. return -EINVAL;
  346. }
  347. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  348. &num_configs);
  349. if (err)
  350. return err;
  351. if (num_configs)
  352. has_config = 1;
  353. num_pins = pins->length / sizeof(u32);
  354. num_funcs = num_pins;
  355. maps_per_pin = 0;
  356. if (num_funcs)
  357. maps_per_pin++;
  358. if (has_config && num_pins >= 1)
  359. maps_per_pin++;
  360. if (!num_pins || !maps_per_pin) {
  361. err = -EINVAL;
  362. goto exit;
  363. }
  364. reserve = num_pins * maps_per_pin;
  365. err = pinctrl_utils_reserve_map(pctldev, map,
  366. reserved_maps, num_maps, reserve);
  367. if (err)
  368. goto exit;
  369. for (i = 0; i < num_pins; i++) {
  370. err = of_property_read_u32_index(node, "pinmux",
  371. i, &pinfunc);
  372. if (err)
  373. goto exit;
  374. pin = STM32_GET_PIN_NO(pinfunc);
  375. func = STM32_GET_PIN_FUNC(pinfunc);
  376. if (!stm32_pctrl_is_function_valid(pctl, pin, func)) {
  377. dev_err(pctl->dev, "invalid function.\n");
  378. err = -EINVAL;
  379. goto exit;
  380. }
  381. grp = stm32_pctrl_find_group_by_pin(pctl, pin);
  382. if (!grp) {
  383. dev_err(pctl->dev, "unable to match pin %d to group\n",
  384. pin);
  385. err = -EINVAL;
  386. goto exit;
  387. }
  388. err = stm32_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
  389. reserved_maps, num_maps);
  390. if (err)
  391. goto exit;
  392. if (has_config) {
  393. err = pinctrl_utils_add_map_configs(pctldev, map,
  394. reserved_maps, num_maps, grp->name,
  395. configs, num_configs,
  396. PIN_MAP_TYPE_CONFIGS_GROUP);
  397. if (err)
  398. goto exit;
  399. }
  400. }
  401. exit:
  402. kfree(configs);
  403. return err;
  404. }
  405. static int stm32_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  406. struct device_node *np_config,
  407. struct pinctrl_map **map, unsigned *num_maps)
  408. {
  409. struct device_node *np;
  410. unsigned reserved_maps;
  411. int ret;
  412. *map = NULL;
  413. *num_maps = 0;
  414. reserved_maps = 0;
  415. for_each_child_of_node(np_config, np) {
  416. ret = stm32_pctrl_dt_subnode_to_map(pctldev, np, map,
  417. &reserved_maps, num_maps);
  418. if (ret < 0) {
  419. pinctrl_utils_free_map(pctldev, *map, *num_maps);
  420. return ret;
  421. }
  422. }
  423. return 0;
  424. }
  425. static int stm32_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  426. {
  427. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  428. return pctl->ngroups;
  429. }
  430. static const char *stm32_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  431. unsigned group)
  432. {
  433. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  434. return pctl->groups[group].name;
  435. }
  436. static int stm32_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  437. unsigned group,
  438. const unsigned **pins,
  439. unsigned *num_pins)
  440. {
  441. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  442. *pins = (unsigned *)&pctl->groups[group].pin;
  443. *num_pins = 1;
  444. return 0;
  445. }
  446. static const struct pinctrl_ops stm32_pctrl_ops = {
  447. .dt_node_to_map = stm32_pctrl_dt_node_to_map,
  448. .dt_free_map = pinctrl_utils_free_map,
  449. .get_groups_count = stm32_pctrl_get_groups_count,
  450. .get_group_name = stm32_pctrl_get_group_name,
  451. .get_group_pins = stm32_pctrl_get_group_pins,
  452. };
  453. /* Pinmux functions */
  454. static int stm32_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  455. {
  456. return ARRAY_SIZE(stm32_gpio_functions);
  457. }
  458. static const char *stm32_pmx_get_func_name(struct pinctrl_dev *pctldev,
  459. unsigned selector)
  460. {
  461. return stm32_gpio_functions[selector];
  462. }
  463. static int stm32_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  464. unsigned function,
  465. const char * const **groups,
  466. unsigned * const num_groups)
  467. {
  468. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  469. *groups = pctl->grp_names;
  470. *num_groups = pctl->ngroups;
  471. return 0;
  472. }
  473. static void stm32_pmx_set_mode(struct stm32_gpio_bank *bank,
  474. int pin, u32 mode, u32 alt)
  475. {
  476. u32 val;
  477. int alt_shift = (pin % 8) * 4;
  478. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  479. unsigned long flags;
  480. clk_enable(bank->clk);
  481. spin_lock_irqsave(&bank->lock, flags);
  482. val = readl_relaxed(bank->base + alt_offset);
  483. val &= ~GENMASK(alt_shift + 3, alt_shift);
  484. val |= (alt << alt_shift);
  485. writel_relaxed(val, bank->base + alt_offset);
  486. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  487. val &= ~GENMASK(pin * 2 + 1, pin * 2);
  488. val |= mode << (pin * 2);
  489. writel_relaxed(val, bank->base + STM32_GPIO_MODER);
  490. spin_unlock_irqrestore(&bank->lock, flags);
  491. clk_disable(bank->clk);
  492. }
  493. void stm32_pmx_get_mode(struct stm32_gpio_bank *bank, int pin, u32 *mode,
  494. u32 *alt)
  495. {
  496. u32 val;
  497. int alt_shift = (pin % 8) * 4;
  498. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  499. unsigned long flags;
  500. clk_enable(bank->clk);
  501. spin_lock_irqsave(&bank->lock, flags);
  502. val = readl_relaxed(bank->base + alt_offset);
  503. val &= GENMASK(alt_shift + 3, alt_shift);
  504. *alt = val >> alt_shift;
  505. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  506. val &= GENMASK(pin * 2 + 1, pin * 2);
  507. *mode = val >> (pin * 2);
  508. spin_unlock_irqrestore(&bank->lock, flags);
  509. clk_disable(bank->clk);
  510. }
  511. static int stm32_pmx_set_mux(struct pinctrl_dev *pctldev,
  512. unsigned function,
  513. unsigned group)
  514. {
  515. bool ret;
  516. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  517. struct stm32_pinctrl_group *g = pctl->groups + group;
  518. struct pinctrl_gpio_range *range;
  519. struct stm32_gpio_bank *bank;
  520. u32 mode, alt;
  521. int pin;
  522. ret = stm32_pctrl_is_function_valid(pctl, g->pin, function);
  523. if (!ret) {
  524. dev_err(pctl->dev, "invalid function %d on group %d .\n",
  525. function, group);
  526. return -EINVAL;
  527. }
  528. range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin);
  529. if (!range) {
  530. dev_err(pctl->dev, "No gpio range defined.\n");
  531. return -EINVAL;
  532. }
  533. bank = gpiochip_get_data(range->gc);
  534. pin = stm32_gpio_pin(g->pin);
  535. mode = stm32_gpio_get_mode(function);
  536. alt = stm32_gpio_get_alt(function);
  537. stm32_pmx_set_mode(bank, pin, mode, alt);
  538. return 0;
  539. }
  540. static int stm32_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  541. struct pinctrl_gpio_range *range, unsigned gpio,
  542. bool input)
  543. {
  544. struct stm32_gpio_bank *bank = gpiochip_get_data(range->gc);
  545. int pin = stm32_gpio_pin(gpio);
  546. stm32_pmx_set_mode(bank, pin, !input, 0);
  547. return 0;
  548. }
  549. static const struct pinmux_ops stm32_pmx_ops = {
  550. .get_functions_count = stm32_pmx_get_funcs_cnt,
  551. .get_function_name = stm32_pmx_get_func_name,
  552. .get_function_groups = stm32_pmx_get_func_groups,
  553. .set_mux = stm32_pmx_set_mux,
  554. .gpio_set_direction = stm32_pmx_gpio_set_direction,
  555. .strict = true,
  556. };
  557. /* Pinconf functions */
  558. static void stm32_pconf_set_driving(struct stm32_gpio_bank *bank,
  559. unsigned offset, u32 drive)
  560. {
  561. unsigned long flags;
  562. u32 val;
  563. clk_enable(bank->clk);
  564. spin_lock_irqsave(&bank->lock, flags);
  565. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  566. val &= ~BIT(offset);
  567. val |= drive << offset;
  568. writel_relaxed(val, bank->base + STM32_GPIO_TYPER);
  569. spin_unlock_irqrestore(&bank->lock, flags);
  570. clk_disable(bank->clk);
  571. }
  572. static u32 stm32_pconf_get_driving(struct stm32_gpio_bank *bank,
  573. unsigned int offset)
  574. {
  575. unsigned long flags;
  576. u32 val;
  577. clk_enable(bank->clk);
  578. spin_lock_irqsave(&bank->lock, flags);
  579. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  580. val &= BIT(offset);
  581. spin_unlock_irqrestore(&bank->lock, flags);
  582. clk_disable(bank->clk);
  583. return (val >> offset);
  584. }
  585. static void stm32_pconf_set_speed(struct stm32_gpio_bank *bank,
  586. unsigned offset, u32 speed)
  587. {
  588. unsigned long flags;
  589. u32 val;
  590. clk_enable(bank->clk);
  591. spin_lock_irqsave(&bank->lock, flags);
  592. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  593. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  594. val |= speed << (offset * 2);
  595. writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR);
  596. spin_unlock_irqrestore(&bank->lock, flags);
  597. clk_disable(bank->clk);
  598. }
  599. static u32 stm32_pconf_get_speed(struct stm32_gpio_bank *bank,
  600. unsigned int offset)
  601. {
  602. unsigned long flags;
  603. u32 val;
  604. clk_enable(bank->clk);
  605. spin_lock_irqsave(&bank->lock, flags);
  606. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  607. val &= GENMASK(offset * 2 + 1, offset * 2);
  608. spin_unlock_irqrestore(&bank->lock, flags);
  609. clk_disable(bank->clk);
  610. return (val >> (offset * 2));
  611. }
  612. static void stm32_pconf_set_bias(struct stm32_gpio_bank *bank,
  613. unsigned offset, u32 bias)
  614. {
  615. unsigned long flags;
  616. u32 val;
  617. clk_enable(bank->clk);
  618. spin_lock_irqsave(&bank->lock, flags);
  619. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  620. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  621. val |= bias << (offset * 2);
  622. writel_relaxed(val, bank->base + STM32_GPIO_PUPDR);
  623. spin_unlock_irqrestore(&bank->lock, flags);
  624. clk_disable(bank->clk);
  625. }
  626. static u32 stm32_pconf_get_bias(struct stm32_gpio_bank *bank,
  627. unsigned int offset)
  628. {
  629. unsigned long flags;
  630. u32 val;
  631. clk_enable(bank->clk);
  632. spin_lock_irqsave(&bank->lock, flags);
  633. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  634. val &= GENMASK(offset * 2 + 1, offset * 2);
  635. spin_unlock_irqrestore(&bank->lock, flags);
  636. clk_disable(bank->clk);
  637. return (val >> (offset * 2));
  638. }
  639. static bool stm32_pconf_get(struct stm32_gpio_bank *bank,
  640. unsigned int offset, bool dir)
  641. {
  642. unsigned long flags;
  643. u32 val;
  644. clk_enable(bank->clk);
  645. spin_lock_irqsave(&bank->lock, flags);
  646. if (dir)
  647. val = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) &
  648. BIT(offset));
  649. else
  650. val = !!(readl_relaxed(bank->base + STM32_GPIO_ODR) &
  651. BIT(offset));
  652. spin_unlock_irqrestore(&bank->lock, flags);
  653. clk_disable(bank->clk);
  654. return val;
  655. }
  656. static int stm32_pconf_parse_conf(struct pinctrl_dev *pctldev,
  657. unsigned int pin, enum pin_config_param param,
  658. enum pin_config_param arg)
  659. {
  660. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  661. struct pinctrl_gpio_range *range;
  662. struct stm32_gpio_bank *bank;
  663. int offset, ret = 0;
  664. range = pinctrl_find_gpio_range_from_pin(pctldev, pin);
  665. if (!range) {
  666. dev_err(pctl->dev, "No gpio range defined.\n");
  667. return -EINVAL;
  668. }
  669. bank = gpiochip_get_data(range->gc);
  670. offset = stm32_gpio_pin(pin);
  671. switch (param) {
  672. case PIN_CONFIG_DRIVE_PUSH_PULL:
  673. stm32_pconf_set_driving(bank, offset, 0);
  674. break;
  675. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  676. stm32_pconf_set_driving(bank, offset, 1);
  677. break;
  678. case PIN_CONFIG_SLEW_RATE:
  679. stm32_pconf_set_speed(bank, offset, arg);
  680. break;
  681. case PIN_CONFIG_BIAS_DISABLE:
  682. stm32_pconf_set_bias(bank, offset, 0);
  683. break;
  684. case PIN_CONFIG_BIAS_PULL_UP:
  685. stm32_pconf_set_bias(bank, offset, 1);
  686. break;
  687. case PIN_CONFIG_BIAS_PULL_DOWN:
  688. stm32_pconf_set_bias(bank, offset, 2);
  689. break;
  690. case PIN_CONFIG_OUTPUT:
  691. __stm32_gpio_set(bank, offset, arg);
  692. ret = stm32_pmx_gpio_set_direction(pctldev, range, pin, false);
  693. break;
  694. default:
  695. ret = -EINVAL;
  696. }
  697. return ret;
  698. }
  699. static int stm32_pconf_group_get(struct pinctrl_dev *pctldev,
  700. unsigned group,
  701. unsigned long *config)
  702. {
  703. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  704. *config = pctl->groups[group].config;
  705. return 0;
  706. }
  707. static int stm32_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  708. unsigned long *configs, unsigned num_configs)
  709. {
  710. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  711. struct stm32_pinctrl_group *g = &pctl->groups[group];
  712. int i, ret;
  713. for (i = 0; i < num_configs; i++) {
  714. ret = stm32_pconf_parse_conf(pctldev, g->pin,
  715. pinconf_to_config_param(configs[i]),
  716. pinconf_to_config_argument(configs[i]));
  717. if (ret < 0)
  718. return ret;
  719. g->config = configs[i];
  720. }
  721. return 0;
  722. }
  723. static void stm32_pconf_dbg_show(struct pinctrl_dev *pctldev,
  724. struct seq_file *s,
  725. unsigned int pin)
  726. {
  727. struct pinctrl_gpio_range *range;
  728. struct stm32_gpio_bank *bank;
  729. int offset;
  730. u32 mode, alt, drive, speed, bias;
  731. static const char * const modes[] = {
  732. "input", "output", "alternate", "analog" };
  733. static const char * const speeds[] = {
  734. "low", "medium", "high", "very high" };
  735. static const char * const biasing[] = {
  736. "floating", "pull up", "pull down", "" };
  737. bool val;
  738. range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
  739. if (!range)
  740. return;
  741. bank = gpiochip_get_data(range->gc);
  742. offset = stm32_gpio_pin(pin);
  743. stm32_pmx_get_mode(bank, offset, &mode, &alt);
  744. bias = stm32_pconf_get_bias(bank, offset);
  745. seq_printf(s, "%s ", modes[mode]);
  746. switch (mode) {
  747. /* input */
  748. case 0:
  749. val = stm32_pconf_get(bank, offset, true);
  750. seq_printf(s, "- %s - %s",
  751. val ? "high" : "low",
  752. biasing[bias]);
  753. break;
  754. /* output */
  755. case 1:
  756. drive = stm32_pconf_get_driving(bank, offset);
  757. speed = stm32_pconf_get_speed(bank, offset);
  758. val = stm32_pconf_get(bank, offset, false);
  759. seq_printf(s, "- %s - %s - %s - %s %s",
  760. val ? "high" : "low",
  761. drive ? "open drain" : "push pull",
  762. biasing[bias],
  763. speeds[speed], "speed");
  764. break;
  765. /* alternate */
  766. case 2:
  767. drive = stm32_pconf_get_driving(bank, offset);
  768. speed = stm32_pconf_get_speed(bank, offset);
  769. seq_printf(s, "%d - %s - %s - %s %s", alt,
  770. drive ? "open drain" : "push pull",
  771. biasing[bias],
  772. speeds[speed], "speed");
  773. break;
  774. /* analog */
  775. case 3:
  776. break;
  777. }
  778. }
  779. static const struct pinconf_ops stm32_pconf_ops = {
  780. .pin_config_group_get = stm32_pconf_group_get,
  781. .pin_config_group_set = stm32_pconf_group_set,
  782. .pin_config_dbg_show = stm32_pconf_dbg_show,
  783. };
  784. static int stm32_gpiolib_register_bank(struct stm32_pinctrl *pctl,
  785. struct device_node *np)
  786. {
  787. struct stm32_gpio_bank *bank = &pctl->banks[pctl->nbanks];
  788. int bank_ioport_nr;
  789. struct pinctrl_gpio_range *range = &bank->range;
  790. struct of_phandle_args args;
  791. struct device *dev = pctl->dev;
  792. struct resource res;
  793. struct reset_control *rstc;
  794. int npins = STM32_GPIO_PINS_PER_BANK;
  795. int bank_nr, err;
  796. rstc = of_reset_control_get_exclusive(np, NULL);
  797. if (!IS_ERR(rstc))
  798. reset_control_deassert(rstc);
  799. if (of_address_to_resource(np, 0, &res))
  800. return -ENODEV;
  801. bank->base = devm_ioremap_resource(dev, &res);
  802. if (IS_ERR(bank->base))
  803. return PTR_ERR(bank->base);
  804. bank->clk = of_clk_get_by_name(np, NULL);
  805. if (IS_ERR(bank->clk)) {
  806. dev_err(dev, "failed to get clk (%ld)\n", PTR_ERR(bank->clk));
  807. return PTR_ERR(bank->clk);
  808. }
  809. err = clk_prepare(bank->clk);
  810. if (err) {
  811. dev_err(dev, "failed to prepare clk (%d)\n", err);
  812. return err;
  813. }
  814. bank->gpio_chip = stm32_gpio_template;
  815. of_property_read_string(np, "st,bank-name", &bank->gpio_chip.label);
  816. if (!of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args)) {
  817. bank_nr = args.args[1] / STM32_GPIO_PINS_PER_BANK;
  818. bank->gpio_chip.base = args.args[1];
  819. } else {
  820. bank_nr = pctl->nbanks;
  821. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  822. range->name = bank->gpio_chip.label;
  823. range->id = bank_nr;
  824. range->pin_base = range->id * STM32_GPIO_PINS_PER_BANK;
  825. range->base = range->id * STM32_GPIO_PINS_PER_BANK;
  826. range->npins = npins;
  827. range->gc = &bank->gpio_chip;
  828. pinctrl_add_gpio_range(pctl->pctl_dev,
  829. &pctl->banks[bank_nr].range);
  830. }
  831. if (of_property_read_u32(np, "st,bank-ioport", &bank_ioport_nr))
  832. bank_ioport_nr = bank_nr;
  833. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  834. bank->gpio_chip.ngpio = npins;
  835. bank->gpio_chip.of_node = np;
  836. bank->gpio_chip.parent = dev;
  837. bank->bank_nr = bank_nr;
  838. bank->bank_ioport_nr = bank_ioport_nr;
  839. spin_lock_init(&bank->lock);
  840. /* create irq hierarchical domain */
  841. bank->fwnode = of_node_to_fwnode(np);
  842. bank->domain = irq_domain_create_hierarchy(pctl->domain, 0,
  843. STM32_GPIO_IRQ_LINE, bank->fwnode,
  844. &stm32_gpio_domain_ops, bank);
  845. if (!bank->domain)
  846. return -ENODEV;
  847. err = gpiochip_add_data(&bank->gpio_chip, bank);
  848. if (err) {
  849. dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_nr);
  850. return err;
  851. }
  852. dev_info(dev, "%s bank added\n", bank->gpio_chip.label);
  853. return 0;
  854. }
  855. static int stm32_pctrl_dt_setup_irq(struct platform_device *pdev,
  856. struct stm32_pinctrl *pctl)
  857. {
  858. struct device_node *np = pdev->dev.of_node, *parent;
  859. struct device *dev = &pdev->dev;
  860. struct regmap *rm;
  861. int offset, ret, i;
  862. int mask, mask_width;
  863. parent = of_irq_find_parent(np);
  864. if (!parent)
  865. return -ENXIO;
  866. pctl->domain = irq_find_host(parent);
  867. if (!pctl->domain)
  868. return -ENXIO;
  869. pctl->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
  870. if (IS_ERR(pctl->regmap))
  871. return PTR_ERR(pctl->regmap);
  872. rm = pctl->regmap;
  873. ret = of_property_read_u32_index(np, "st,syscfg", 1, &offset);
  874. if (ret)
  875. return ret;
  876. ret = of_property_read_u32_index(np, "st,syscfg", 2, &mask);
  877. if (ret)
  878. mask = SYSCFG_IRQMUX_MASK;
  879. mask_width = fls(mask);
  880. for (i = 0; i < STM32_GPIO_PINS_PER_BANK; i++) {
  881. struct reg_field mux;
  882. mux.reg = offset + (i / 4) * 4;
  883. mux.lsb = (i % 4) * mask_width;
  884. mux.msb = mux.lsb + mask_width - 1;
  885. dev_dbg(dev, "irqmux%d: reg:%#x, lsb:%d, msb:%d\n",
  886. i, mux.reg, mux.lsb, mux.msb);
  887. pctl->irqmux[i] = devm_regmap_field_alloc(dev, rm, mux);
  888. if (IS_ERR(pctl->irqmux[i]))
  889. return PTR_ERR(pctl->irqmux[i]);
  890. }
  891. return 0;
  892. }
  893. static int stm32_pctrl_build_state(struct platform_device *pdev)
  894. {
  895. struct stm32_pinctrl *pctl = platform_get_drvdata(pdev);
  896. int i;
  897. pctl->ngroups = pctl->match_data->npins;
  898. /* Allocate groups */
  899. pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
  900. sizeof(*pctl->groups), GFP_KERNEL);
  901. if (!pctl->groups)
  902. return -ENOMEM;
  903. /* We assume that one pin is one group, use pin name as group name. */
  904. pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
  905. sizeof(*pctl->grp_names), GFP_KERNEL);
  906. if (!pctl->grp_names)
  907. return -ENOMEM;
  908. for (i = 0; i < pctl->match_data->npins; i++) {
  909. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  910. struct stm32_pinctrl_group *group = pctl->groups + i;
  911. group->name = pin->pin.name;
  912. group->pin = pin->pin.number;
  913. pctl->grp_names[i] = pin->pin.name;
  914. }
  915. return 0;
  916. }
  917. int stm32_pctl_probe(struct platform_device *pdev)
  918. {
  919. struct device_node *np = pdev->dev.of_node;
  920. struct device_node *child;
  921. const struct of_device_id *match;
  922. struct device *dev = &pdev->dev;
  923. struct stm32_pinctrl *pctl;
  924. struct pinctrl_pin_desc *pins;
  925. int i, ret, banks = 0;
  926. if (!np)
  927. return -EINVAL;
  928. match = of_match_device(dev->driver->of_match_table, dev);
  929. if (!match || !match->data)
  930. return -EINVAL;
  931. if (!of_find_property(np, "pins-are-numbered", NULL)) {
  932. dev_err(dev, "only support pins-are-numbered format\n");
  933. return -EINVAL;
  934. }
  935. pctl = devm_kzalloc(dev, sizeof(*pctl), GFP_KERNEL);
  936. if (!pctl)
  937. return -ENOMEM;
  938. platform_set_drvdata(pdev, pctl);
  939. pctl->dev = dev;
  940. pctl->match_data = match->data;
  941. ret = stm32_pctrl_build_state(pdev);
  942. if (ret) {
  943. dev_err(dev, "build state failed: %d\n", ret);
  944. return -EINVAL;
  945. }
  946. if (of_find_property(np, "interrupt-parent", NULL)) {
  947. ret = stm32_pctrl_dt_setup_irq(pdev, pctl);
  948. if (ret)
  949. return ret;
  950. }
  951. pins = devm_kcalloc(&pdev->dev, pctl->match_data->npins, sizeof(*pins),
  952. GFP_KERNEL);
  953. if (!pins)
  954. return -ENOMEM;
  955. for (i = 0; i < pctl->match_data->npins; i++)
  956. pins[i] = pctl->match_data->pins[i].pin;
  957. pctl->pctl_desc.name = dev_name(&pdev->dev);
  958. pctl->pctl_desc.owner = THIS_MODULE;
  959. pctl->pctl_desc.pins = pins;
  960. pctl->pctl_desc.npins = pctl->match_data->npins;
  961. pctl->pctl_desc.confops = &stm32_pconf_ops;
  962. pctl->pctl_desc.pctlops = &stm32_pctrl_ops;
  963. pctl->pctl_desc.pmxops = &stm32_pmx_ops;
  964. pctl->dev = &pdev->dev;
  965. pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc,
  966. pctl);
  967. if (IS_ERR(pctl->pctl_dev)) {
  968. dev_err(&pdev->dev, "Failed pinctrl registration\n");
  969. return PTR_ERR(pctl->pctl_dev);
  970. }
  971. for_each_available_child_of_node(np, child)
  972. if (of_property_read_bool(child, "gpio-controller"))
  973. banks++;
  974. if (!banks) {
  975. dev_err(dev, "at least one GPIO bank is required\n");
  976. return -EINVAL;
  977. }
  978. pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks),
  979. GFP_KERNEL);
  980. if (!pctl->banks)
  981. return -ENOMEM;
  982. for_each_available_child_of_node(np, child) {
  983. if (of_property_read_bool(child, "gpio-controller")) {
  984. ret = stm32_gpiolib_register_bank(pctl, child);
  985. if (ret)
  986. return ret;
  987. pctl->nbanks++;
  988. }
  989. }
  990. dev_info(dev, "Pinctrl STM32 initialized\n");
  991. return 0;
  992. }