pinctrl-sun50i-h5.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * Allwinner H5 SoC pinctrl driver.
  3. *
  4. * Copyright (C) 2016 Icenowy Zheng <icenowy@aosc.xyz>
  5. *
  6. * Based on pinctrl-sun8i-h3.c, which is:
  7. * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
  8. *
  9. * Based on pinctrl-sun8i-a23.c, which is:
  10. * Copyright (C) 2014 Chen-Yu Tsai <wens@csie.org>
  11. * Copyright (C) 2014 Maxime Ripard <maxime.ripard@free-electrons.com>
  12. *
  13. * This file is licensed under the terms of the GNU General Public
  14. * License version 2. This program is licensed "as is" without any
  15. * warranty of any kind, whether express or implied.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/pinctrl/pinctrl.h>
  23. #include "pinctrl-sunxi.h"
  24. static const struct sunxi_desc_pin sun50i_h5_pins[] = {
  25. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
  26. SUNXI_FUNCTION(0x0, "gpio_in"),
  27. SUNXI_FUNCTION(0x1, "gpio_out"),
  28. SUNXI_FUNCTION(0x2, "uart2"), /* TX */
  29. SUNXI_FUNCTION(0x3, "jtag"), /* MS */
  30. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */
  31. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
  32. SUNXI_FUNCTION(0x0, "gpio_in"),
  33. SUNXI_FUNCTION(0x1, "gpio_out"),
  34. SUNXI_FUNCTION(0x2, "uart2"), /* RX */
  35. SUNXI_FUNCTION(0x3, "jtag"), /* CK */
  36. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PA_EINT1 */
  37. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
  38. SUNXI_FUNCTION(0x0, "gpio_in"),
  39. SUNXI_FUNCTION(0x1, "gpio_out"),
  40. SUNXI_FUNCTION(0x2, "uart2"), /* RTS */
  41. SUNXI_FUNCTION(0x3, "jtag"), /* DO */
  42. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)), /* PA_EINT2 */
  43. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
  44. SUNXI_FUNCTION(0x0, "gpio_in"),
  45. SUNXI_FUNCTION(0x1, "gpio_out"),
  46. SUNXI_FUNCTION(0x2, "uart2"), /* CTS */
  47. SUNXI_FUNCTION(0x3, "jtag"), /* DI */
  48. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)), /* PA_EINT3 */
  49. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
  50. SUNXI_FUNCTION(0x0, "gpio_in"),
  51. SUNXI_FUNCTION(0x1, "gpio_out"),
  52. SUNXI_FUNCTION(0x2, "uart0"), /* TX */
  53. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)), /* PA_EINT4 */
  54. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
  55. SUNXI_FUNCTION(0x0, "gpio_in"),
  56. SUNXI_FUNCTION(0x1, "gpio_out"),
  57. SUNXI_FUNCTION(0x2, "uart0"), /* RX */
  58. SUNXI_FUNCTION(0x3, "pwm0"),
  59. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)), /* PA_EINT5 */
  60. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
  61. SUNXI_FUNCTION(0x0, "gpio_in"),
  62. SUNXI_FUNCTION(0x1, "gpio_out"),
  63. SUNXI_FUNCTION(0x2, "sim"), /* PWREN */
  64. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)), /* PA_EINT6 */
  65. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
  66. SUNXI_FUNCTION(0x0, "gpio_in"),
  67. SUNXI_FUNCTION(0x1, "gpio_out"),
  68. SUNXI_FUNCTION(0x2, "sim"), /* CLK */
  69. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)), /* PA_EINT7 */
  70. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
  71. SUNXI_FUNCTION(0x0, "gpio_in"),
  72. SUNXI_FUNCTION(0x1, "gpio_out"),
  73. SUNXI_FUNCTION(0x2, "sim"), /* DATA */
  74. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)), /* PA_EINT8 */
  75. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
  76. SUNXI_FUNCTION(0x0, "gpio_in"),
  77. SUNXI_FUNCTION(0x1, "gpio_out"),
  78. SUNXI_FUNCTION(0x2, "sim"), /* RST */
  79. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)), /* PA_EINT9 */
  80. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 10),
  81. SUNXI_FUNCTION(0x0, "gpio_in"),
  82. SUNXI_FUNCTION(0x1, "gpio_out"),
  83. SUNXI_FUNCTION(0x2, "sim"), /* DET */
  84. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)), /* PA_EINT10 */
  85. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 11),
  86. SUNXI_FUNCTION(0x0, "gpio_in"),
  87. SUNXI_FUNCTION(0x1, "gpio_out"),
  88. SUNXI_FUNCTION(0x2, "i2c0"), /* SCK */
  89. SUNXI_FUNCTION(0x3, "di"), /* TX */
  90. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)), /* PA_EINT11 */
  91. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 12),
  92. SUNXI_FUNCTION(0x0, "gpio_in"),
  93. SUNXI_FUNCTION(0x1, "gpio_out"),
  94. SUNXI_FUNCTION(0x2, "i2c0"), /* SDA */
  95. SUNXI_FUNCTION(0x3, "di"), /* RX */
  96. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)), /* PA_EINT12 */
  97. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 13),
  98. SUNXI_FUNCTION(0x0, "gpio_in"),
  99. SUNXI_FUNCTION(0x1, "gpio_out"),
  100. SUNXI_FUNCTION(0x2, "spi1"), /* CS */
  101. SUNXI_FUNCTION(0x3, "uart3"), /* TX */
  102. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)), /* PA_EINT13 */
  103. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 14),
  104. SUNXI_FUNCTION(0x0, "gpio_in"),
  105. SUNXI_FUNCTION(0x1, "gpio_out"),
  106. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  107. SUNXI_FUNCTION(0x3, "uart3"), /* RX */
  108. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)), /* PA_EINT14 */
  109. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 15),
  110. SUNXI_FUNCTION(0x0, "gpio_in"),
  111. SUNXI_FUNCTION(0x1, "gpio_out"),
  112. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  113. SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
  114. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)), /* PA_EINT15 */
  115. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 16),
  116. SUNXI_FUNCTION(0x0, "gpio_in"),
  117. SUNXI_FUNCTION(0x1, "gpio_out"),
  118. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  119. SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
  120. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)), /* PA_EINT16 */
  121. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 17),
  122. SUNXI_FUNCTION(0x0, "gpio_in"),
  123. SUNXI_FUNCTION(0x1, "gpio_out"),
  124. SUNXI_FUNCTION(0x2, "spdif"), /* OUT */
  125. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)), /* PA_EINT17 */
  126. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 18),
  127. SUNXI_FUNCTION(0x0, "gpio_in"),
  128. SUNXI_FUNCTION(0x1, "gpio_out"),
  129. SUNXI_FUNCTION(0x2, "i2s0"), /* SYNC */
  130. SUNXI_FUNCTION(0x3, "i2c1"), /* SCK */
  131. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)), /* PA_EINT18 */
  132. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 19),
  133. SUNXI_FUNCTION(0x0, "gpio_in"),
  134. SUNXI_FUNCTION(0x1, "gpio_out"),
  135. SUNXI_FUNCTION(0x2, "i2s0"), /* CLK */
  136. SUNXI_FUNCTION(0x3, "i2c1"), /* SDA */
  137. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)), /* PA_EINT19 */
  138. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 20),
  139. SUNXI_FUNCTION(0x0, "gpio_in"),
  140. SUNXI_FUNCTION(0x1, "gpio_out"),
  141. SUNXI_FUNCTION(0x2, "i2s0"), /* DOUT */
  142. SUNXI_FUNCTION(0x3, "sim"), /* VPPEN */
  143. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)), /* PA_EINT20 */
  144. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 21),
  145. SUNXI_FUNCTION(0x0, "gpio_in"),
  146. SUNXI_FUNCTION(0x1, "gpio_out"),
  147. SUNXI_FUNCTION(0x2, "i2s0"), /* DIN */
  148. SUNXI_FUNCTION(0x3, "sim"), /* VPPPP */
  149. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 21)), /* PA_EINT21 */
  150. /* Hole */
  151. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
  152. SUNXI_FUNCTION(0x0, "gpio_in"),
  153. SUNXI_FUNCTION(0x1, "gpio_out"),
  154. SUNXI_FUNCTION(0x2, "nand0"), /* WE */
  155. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  156. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
  157. SUNXI_FUNCTION(0x0, "gpio_in"),
  158. SUNXI_FUNCTION(0x1, "gpio_out"),
  159. SUNXI_FUNCTION(0x2, "nand0"), /* ALE */
  160. SUNXI_FUNCTION(0x3, "spi0"), /* MISO */
  161. SUNXI_FUNCTION(0x4, "mmc2")), /* DS */
  162. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
  163. SUNXI_FUNCTION(0x0, "gpio_in"),
  164. SUNXI_FUNCTION(0x1, "gpio_out"),
  165. SUNXI_FUNCTION(0x2, "nand0"), /* CLE */
  166. SUNXI_FUNCTION(0x3, "spi0")), /* CLK */
  167. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
  168. SUNXI_FUNCTION(0x0, "gpio_in"),
  169. SUNXI_FUNCTION(0x1, "gpio_out"),
  170. SUNXI_FUNCTION(0x2, "nand0"), /* CE1 */
  171. SUNXI_FUNCTION(0x3, "spi0")), /* CS */
  172. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
  173. SUNXI_FUNCTION(0x0, "gpio_in"),
  174. SUNXI_FUNCTION(0x1, "gpio_out"),
  175. SUNXI_FUNCTION(0x2, "nand0"), /* CE0 */
  176. SUNXI_FUNCTION(0x4, "spi0")), /* MISO */
  177. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
  178. SUNXI_FUNCTION(0x0, "gpio_in"),
  179. SUNXI_FUNCTION(0x1, "gpio_out"),
  180. SUNXI_FUNCTION(0x2, "nand0"), /* RE */
  181. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  182. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
  183. SUNXI_FUNCTION(0x0, "gpio_in"),
  184. SUNXI_FUNCTION(0x1, "gpio_out"),
  185. SUNXI_FUNCTION(0x2, "nand0"), /* RB0 */
  186. SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
  187. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
  188. SUNXI_FUNCTION(0x0, "gpio_in"),
  189. SUNXI_FUNCTION(0x1, "gpio_out"),
  190. SUNXI_FUNCTION(0x2, "nand0")), /* RB1 */
  191. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
  192. SUNXI_FUNCTION(0x0, "gpio_in"),
  193. SUNXI_FUNCTION(0x1, "gpio_out"),
  194. SUNXI_FUNCTION(0x2, "nand0"), /* DQ0 */
  195. SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
  196. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
  197. SUNXI_FUNCTION(0x0, "gpio_in"),
  198. SUNXI_FUNCTION(0x1, "gpio_out"),
  199. SUNXI_FUNCTION(0x2, "nand0"), /* DQ1 */
  200. SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
  201. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
  202. SUNXI_FUNCTION(0x0, "gpio_in"),
  203. SUNXI_FUNCTION(0x1, "gpio_out"),
  204. SUNXI_FUNCTION(0x2, "nand0"), /* DQ2 */
  205. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  206. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
  207. SUNXI_FUNCTION(0x0, "gpio_in"),
  208. SUNXI_FUNCTION(0x1, "gpio_out"),
  209. SUNXI_FUNCTION(0x2, "nand0"), /* DQ3 */
  210. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  211. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
  212. SUNXI_FUNCTION(0x0, "gpio_in"),
  213. SUNXI_FUNCTION(0x1, "gpio_out"),
  214. SUNXI_FUNCTION(0x2, "nand0"), /* DQ4 */
  215. SUNXI_FUNCTION(0x3, "mmc2")), /* D4 */
  216. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
  217. SUNXI_FUNCTION(0x0, "gpio_in"),
  218. SUNXI_FUNCTION(0x1, "gpio_out"),
  219. SUNXI_FUNCTION(0x2, "nand0"), /* DQ5 */
  220. SUNXI_FUNCTION(0x3, "mmc2")), /* D5 */
  221. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
  222. SUNXI_FUNCTION(0x0, "gpio_in"),
  223. SUNXI_FUNCTION(0x1, "gpio_out"),
  224. SUNXI_FUNCTION(0x2, "nand0"), /* DQ6 */
  225. SUNXI_FUNCTION(0x3, "mmc2")), /* D6 */
  226. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
  227. SUNXI_FUNCTION(0x0, "gpio_in"),
  228. SUNXI_FUNCTION(0x1, "gpio_out"),
  229. SUNXI_FUNCTION(0x2, "nand0"), /* DQ7 */
  230. SUNXI_FUNCTION(0x3, "mmc2")), /* D7 */
  231. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
  232. SUNXI_FUNCTION(0x0, "gpio_in"),
  233. SUNXI_FUNCTION(0x1, "gpio_out"),
  234. SUNXI_FUNCTION(0x2, "nand0"), /* DQS */
  235. SUNXI_FUNCTION(0x3, "mmc2")), /* RST */
  236. /* Hole */
  237. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
  238. SUNXI_FUNCTION(0x0, "gpio_in"),
  239. SUNXI_FUNCTION(0x1, "gpio_out"),
  240. SUNXI_FUNCTION(0x2, "emac"), /* RXD3 */
  241. SUNXI_FUNCTION(0x3, "di"), /* TX */
  242. SUNXI_FUNCTION(0x4, "ts2")), /* CLK */
  243. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
  244. SUNXI_FUNCTION(0x0, "gpio_in"),
  245. SUNXI_FUNCTION(0x1, "gpio_out"),
  246. SUNXI_FUNCTION(0x2, "emac"), /* RXD2 */
  247. SUNXI_FUNCTION(0x3, "di"), /* RX */
  248. SUNXI_FUNCTION(0x4, "ts2")), /* ERR */
  249. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
  250. SUNXI_FUNCTION(0x0, "gpio_in"),
  251. SUNXI_FUNCTION(0x1, "gpio_out"),
  252. SUNXI_FUNCTION(0x2, "emac"), /* RXD1 */
  253. SUNXI_FUNCTION(0x4, "ts2")), /* SYNC */
  254. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
  255. SUNXI_FUNCTION(0x0, "gpio_in"),
  256. SUNXI_FUNCTION(0x1, "gpio_out"),
  257. SUNXI_FUNCTION(0x2, "emac"), /* RXD0 */
  258. SUNXI_FUNCTION(0x4, "ts2")), /* DVLD */
  259. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
  260. SUNXI_FUNCTION(0x0, "gpio_in"),
  261. SUNXI_FUNCTION(0x1, "gpio_out"),
  262. SUNXI_FUNCTION(0x2, "emac"), /* RXCK */
  263. SUNXI_FUNCTION(0x4, "ts2")), /* D0 */
  264. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
  265. SUNXI_FUNCTION(0x0, "gpio_in"),
  266. SUNXI_FUNCTION(0x1, "gpio_out"),
  267. SUNXI_FUNCTION(0x2, "emac"), /* RXCTL/RXDV */
  268. SUNXI_FUNCTION(0x4, "ts2")), /* D1 */
  269. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
  270. SUNXI_FUNCTION(0x0, "gpio_in"),
  271. SUNXI_FUNCTION(0x1, "gpio_out"),
  272. SUNXI_FUNCTION(0x2, "emac"), /* RXERR */
  273. SUNXI_FUNCTION(0x4, "ts2")), /* D2 */
  274. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
  275. SUNXI_FUNCTION(0x0, "gpio_in"),
  276. SUNXI_FUNCTION(0x1, "gpio_out"),
  277. SUNXI_FUNCTION(0x2, "emac"), /* TXD3 */
  278. SUNXI_FUNCTION(0x4, "ts2"), /* D3 */
  279. SUNXI_FUNCTION(0x5, "ts3")), /* CLK */
  280. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
  281. SUNXI_FUNCTION(0x0, "gpio_in"),
  282. SUNXI_FUNCTION(0x1, "gpio_out"),
  283. SUNXI_FUNCTION(0x2, "emac"), /* TXD2 */
  284. SUNXI_FUNCTION(0x4, "ts2"), /* D4 */
  285. SUNXI_FUNCTION(0x5, "ts3")), /* ERR */
  286. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
  287. SUNXI_FUNCTION(0x0, "gpio_in"),
  288. SUNXI_FUNCTION(0x1, "gpio_out"),
  289. SUNXI_FUNCTION(0x2, "emac"), /* TXD1 */
  290. SUNXI_FUNCTION(0x4, "ts2"), /* D5 */
  291. SUNXI_FUNCTION(0x5, "ts3")), /* SYNC */
  292. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
  293. SUNXI_FUNCTION(0x0, "gpio_in"),
  294. SUNXI_FUNCTION(0x1, "gpio_out"),
  295. SUNXI_FUNCTION(0x2, "emac"), /* TXD0 */
  296. SUNXI_FUNCTION(0x4, "ts2"), /* D6 */
  297. SUNXI_FUNCTION(0x5, "ts3")), /* DVLD */
  298. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
  299. SUNXI_FUNCTION(0x0, "gpio_in"),
  300. SUNXI_FUNCTION(0x1, "gpio_out"),
  301. SUNXI_FUNCTION(0x2, "emac"), /* CRS */
  302. SUNXI_FUNCTION(0x4, "ts2"), /* D7 */
  303. SUNXI_FUNCTION(0x5, "ts3")), /* D0 */
  304. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
  305. SUNXI_FUNCTION(0x0, "gpio_in"),
  306. SUNXI_FUNCTION(0x1, "gpio_out"),
  307. SUNXI_FUNCTION(0x2, "emac"), /* TXCK */
  308. SUNXI_FUNCTION(0x4, "sim")), /* PWREN */
  309. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
  310. SUNXI_FUNCTION(0x0, "gpio_in"),
  311. SUNXI_FUNCTION(0x1, "gpio_out"),
  312. SUNXI_FUNCTION(0x2, "emac"), /* TXCTL/TXEN */
  313. SUNXI_FUNCTION(0x4, "sim")), /* CLK */
  314. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
  315. SUNXI_FUNCTION(0x0, "gpio_in"),
  316. SUNXI_FUNCTION(0x1, "gpio_out"),
  317. SUNXI_FUNCTION(0x2, "emac"), /* TXERR */
  318. SUNXI_FUNCTION(0x4, "sim")), /* DATA */
  319. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
  320. SUNXI_FUNCTION(0x0, "gpio_in"),
  321. SUNXI_FUNCTION(0x1, "gpio_out"),
  322. SUNXI_FUNCTION(0x2, "emac"), /* CLKIN/COL */
  323. SUNXI_FUNCTION(0x4, "sim")), /* RST */
  324. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
  325. SUNXI_FUNCTION(0x0, "gpio_in"),
  326. SUNXI_FUNCTION(0x1, "gpio_out"),
  327. SUNXI_FUNCTION(0x2, "emac"), /* MDC */
  328. SUNXI_FUNCTION(0x4, "sim")), /* DET */
  329. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
  330. SUNXI_FUNCTION(0x0, "gpio_in"),
  331. SUNXI_FUNCTION(0x1, "gpio_out"),
  332. SUNXI_FUNCTION(0x2, "emac")), /* MDIO */
  333. /* Hole */
  334. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
  335. SUNXI_FUNCTION(0x0, "gpio_in"),
  336. SUNXI_FUNCTION(0x1, "gpio_out"),
  337. SUNXI_FUNCTION(0x2, "csi"), /* PCLK */
  338. SUNXI_FUNCTION(0x3, "ts0")), /* CLK */
  339. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
  340. SUNXI_FUNCTION(0x0, "gpio_in"),
  341. SUNXI_FUNCTION(0x1, "gpio_out"),
  342. SUNXI_FUNCTION(0x2, "csi"), /* MCLK */
  343. SUNXI_FUNCTION(0x3, "ts0")), /* ERR */
  344. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
  345. SUNXI_FUNCTION(0x0, "gpio_in"),
  346. SUNXI_FUNCTION(0x1, "gpio_out"),
  347. SUNXI_FUNCTION(0x2, "csi"), /* HSYNC */
  348. SUNXI_FUNCTION(0x3, "ts0")), /* SYNC */
  349. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
  350. SUNXI_FUNCTION(0x0, "gpio_in"),
  351. SUNXI_FUNCTION(0x1, "gpio_out"),
  352. SUNXI_FUNCTION(0x2, "csi"), /* VSYNC */
  353. SUNXI_FUNCTION(0x3, "ts0")), /* DVLD */
  354. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
  355. SUNXI_FUNCTION(0x0, "gpio_in"),
  356. SUNXI_FUNCTION(0x1, "gpio_out"),
  357. SUNXI_FUNCTION(0x2, "csi"), /* D0 */
  358. SUNXI_FUNCTION(0x3, "ts0")), /* D0 */
  359. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
  360. SUNXI_FUNCTION(0x0, "gpio_in"),
  361. SUNXI_FUNCTION(0x1, "gpio_out"),
  362. SUNXI_FUNCTION(0x2, "csi"), /* D1 */
  363. SUNXI_FUNCTION(0x3, "ts0")), /* D1 */
  364. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
  365. SUNXI_FUNCTION(0x0, "gpio_in"),
  366. SUNXI_FUNCTION(0x1, "gpio_out"),
  367. SUNXI_FUNCTION(0x2, "csi"), /* D2 */
  368. SUNXI_FUNCTION(0x3, "ts0")), /* D2 */
  369. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
  370. SUNXI_FUNCTION(0x0, "gpio_in"),
  371. SUNXI_FUNCTION(0x1, "gpio_out"),
  372. SUNXI_FUNCTION(0x2, "csi"), /* D3 */
  373. SUNXI_FUNCTION(0x3, "ts0"), /* D3 */
  374. SUNXI_FUNCTION(0x4, "ts1")), /* CLK */
  375. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
  376. SUNXI_FUNCTION(0x0, "gpio_in"),
  377. SUNXI_FUNCTION(0x1, "gpio_out"),
  378. SUNXI_FUNCTION(0x2, "csi"), /* D4 */
  379. SUNXI_FUNCTION(0x3, "ts0"), /* D4 */
  380. SUNXI_FUNCTION(0x4, "ts1")), /* ERR */
  381. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
  382. SUNXI_FUNCTION(0x0, "gpio_in"),
  383. SUNXI_FUNCTION(0x1, "gpio_out"),
  384. SUNXI_FUNCTION(0x2, "csi"), /* D5 */
  385. SUNXI_FUNCTION(0x3, "ts0"), /* D5 */
  386. SUNXI_FUNCTION(0x4, "ts1")), /* SYNC */
  387. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
  388. SUNXI_FUNCTION(0x0, "gpio_in"),
  389. SUNXI_FUNCTION(0x1, "gpio_out"),
  390. SUNXI_FUNCTION(0x2, "csi"), /* D6 */
  391. SUNXI_FUNCTION(0x3, "ts0"), /* D6 */
  392. SUNXI_FUNCTION(0x4, "ts1")), /* DVLD */
  393. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
  394. SUNXI_FUNCTION(0x0, "gpio_in"),
  395. SUNXI_FUNCTION(0x1, "gpio_out"),
  396. SUNXI_FUNCTION(0x2, "csi"), /* D7 */
  397. SUNXI_FUNCTION(0x3, "ts"), /* D7 */
  398. SUNXI_FUNCTION(0x4, "ts1")), /* D0 */
  399. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 12),
  400. SUNXI_FUNCTION(0x0, "gpio_in"),
  401. SUNXI_FUNCTION(0x1, "gpio_out"),
  402. SUNXI_FUNCTION(0x2, "csi"), /* SCK */
  403. SUNXI_FUNCTION(0x3, "i2c2")), /* SCK */
  404. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 13),
  405. SUNXI_FUNCTION(0x0, "gpio_in"),
  406. SUNXI_FUNCTION(0x1, "gpio_out"),
  407. SUNXI_FUNCTION(0x2, "csi"), /* SDA */
  408. SUNXI_FUNCTION(0x3, "i2c2")), /* SDA */
  409. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 14),
  410. SUNXI_FUNCTION(0x0, "gpio_in"),
  411. SUNXI_FUNCTION(0x1, "gpio_out"),
  412. SUNXI_FUNCTION(0x3, "sim")), /* VPPEN */
  413. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 15),
  414. SUNXI_FUNCTION(0x0, "gpio_in"),
  415. SUNXI_FUNCTION(0x1, "gpio_out"),
  416. SUNXI_FUNCTION(0x3, "sim")), /* VPPPP */
  417. /* Hole */
  418. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
  419. SUNXI_FUNCTION(0x0, "gpio_in"),
  420. SUNXI_FUNCTION(0x1, "gpio_out"),
  421. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  422. SUNXI_FUNCTION(0x3, "jtag"), /* MS */
  423. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)), /* PF_EINT0 */
  424. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
  425. SUNXI_FUNCTION(0x0, "gpio_in"),
  426. SUNXI_FUNCTION(0x1, "gpio_out"),
  427. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  428. SUNXI_FUNCTION(0x3, "jtag"), /* DI */
  429. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)), /* PF_EINT1 */
  430. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
  431. SUNXI_FUNCTION(0x0, "gpio_in"),
  432. SUNXI_FUNCTION(0x1, "gpio_out"),
  433. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  434. SUNXI_FUNCTION(0x3, "uart0"), /* TX */
  435. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)), /* PF_EINT2 */
  436. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
  437. SUNXI_FUNCTION(0x0, "gpio_in"),
  438. SUNXI_FUNCTION(0x1, "gpio_out"),
  439. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  440. SUNXI_FUNCTION(0x3, "jtag"), /* DO */
  441. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)), /* PF_EINT3 */
  442. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
  443. SUNXI_FUNCTION(0x0, "gpio_in"),
  444. SUNXI_FUNCTION(0x1, "gpio_out"),
  445. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  446. SUNXI_FUNCTION(0x3, "uart0"), /* RX */
  447. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)), /* PF_EINT4 */
  448. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
  449. SUNXI_FUNCTION(0x0, "gpio_in"),
  450. SUNXI_FUNCTION(0x1, "gpio_out"),
  451. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  452. SUNXI_FUNCTION(0x3, "jtag"), /* CK */
  453. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)), /* PF_EINT5 */
  454. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
  455. SUNXI_FUNCTION(0x0, "gpio_in"),
  456. SUNXI_FUNCTION(0x1, "gpio_out"),
  457. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)), /* PF_EINT6 */
  458. /* Hole */
  459. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
  460. SUNXI_FUNCTION(0x0, "gpio_in"),
  461. SUNXI_FUNCTION(0x1, "gpio_out"),
  462. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  463. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)), /* PG_EINT0 */
  464. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
  465. SUNXI_FUNCTION(0x0, "gpio_in"),
  466. SUNXI_FUNCTION(0x1, "gpio_out"),
  467. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  468. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)), /* PG_EINT1 */
  469. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
  470. SUNXI_FUNCTION(0x0, "gpio_in"),
  471. SUNXI_FUNCTION(0x1, "gpio_out"),
  472. SUNXI_FUNCTION(0x2, "mmc1"), /* D0 */
  473. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)), /* PG_EINT2 */
  474. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
  475. SUNXI_FUNCTION(0x0, "gpio_in"),
  476. SUNXI_FUNCTION(0x1, "gpio_out"),
  477. SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
  478. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)), /* PG_EINT3 */
  479. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
  480. SUNXI_FUNCTION(0x0, "gpio_in"),
  481. SUNXI_FUNCTION(0x1, "gpio_out"),
  482. SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
  483. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)), /* PG_EINT4 */
  484. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
  485. SUNXI_FUNCTION(0x0, "gpio_in"),
  486. SUNXI_FUNCTION(0x1, "gpio_out"),
  487. SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
  488. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)), /* PG_EINT5 */
  489. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
  490. SUNXI_FUNCTION(0x0, "gpio_in"),
  491. SUNXI_FUNCTION(0x1, "gpio_out"),
  492. SUNXI_FUNCTION(0x2, "uart1"), /* TX */
  493. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 6)), /* PG_EINT6 */
  494. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
  495. SUNXI_FUNCTION(0x0, "gpio_in"),
  496. SUNXI_FUNCTION(0x1, "gpio_out"),
  497. SUNXI_FUNCTION(0x2, "uart1"), /* RX */
  498. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 7)), /* PG_EINT7 */
  499. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
  500. SUNXI_FUNCTION(0x0, "gpio_in"),
  501. SUNXI_FUNCTION(0x1, "gpio_out"),
  502. SUNXI_FUNCTION(0x2, "uart1"), /* RTS */
  503. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 8)), /* PG_EINT8 */
  504. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
  505. SUNXI_FUNCTION(0x0, "gpio_in"),
  506. SUNXI_FUNCTION(0x1, "gpio_out"),
  507. SUNXI_FUNCTION(0x2, "uart1"), /* CTS */
  508. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 9)), /* PG_EINT9 */
  509. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
  510. SUNXI_FUNCTION(0x0, "gpio_in"),
  511. SUNXI_FUNCTION(0x1, "gpio_out"),
  512. SUNXI_FUNCTION(0x2, "i2s1"), /* SYNC */
  513. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 10)), /* PG_EINT10 */
  514. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
  515. SUNXI_FUNCTION(0x0, "gpio_in"),
  516. SUNXI_FUNCTION(0x1, "gpio_out"),
  517. SUNXI_FUNCTION(0x2, "i2s1"), /* CLK */
  518. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 11)), /* PG_EINT11 */
  519. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
  520. SUNXI_FUNCTION(0x0, "gpio_in"),
  521. SUNXI_FUNCTION(0x1, "gpio_out"),
  522. SUNXI_FUNCTION(0x2, "i2s1"), /* DOUT */
  523. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 12)), /* PG_EINT12 */
  524. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
  525. SUNXI_FUNCTION(0x0, "gpio_in"),
  526. SUNXI_FUNCTION(0x1, "gpio_out"),
  527. SUNXI_FUNCTION(0x2, "i2s1"), /* DIN */
  528. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)), /* PG_EINT13 */
  529. };
  530. static const struct sunxi_pinctrl_desc sun50i_h5_pinctrl_data_broken = {
  531. .pins = sun50i_h5_pins,
  532. .npins = ARRAY_SIZE(sun50i_h5_pins),
  533. .irq_banks = 2,
  534. .irq_read_needs_mux = true,
  535. .disable_strict_mode = true,
  536. };
  537. static const struct sunxi_pinctrl_desc sun50i_h5_pinctrl_data = {
  538. .pins = sun50i_h5_pins,
  539. .npins = ARRAY_SIZE(sun50i_h5_pins),
  540. .irq_banks = 3,
  541. .irq_read_needs_mux = true,
  542. .disable_strict_mode = true,
  543. };
  544. static int sun50i_h5_pinctrl_probe(struct platform_device *pdev)
  545. {
  546. switch (of_irq_count(pdev->dev.of_node)) {
  547. case 2:
  548. dev_warn(&pdev->dev,
  549. "Your device tree's pinctrl node is broken, which has no IRQ of PG bank routed.\n");
  550. dev_warn(&pdev->dev,
  551. "Please update the device tree, otherwise PG bank IRQ won't work.\n");
  552. return sunxi_pinctrl_init(pdev,
  553. &sun50i_h5_pinctrl_data_broken);
  554. case 3:
  555. return sunxi_pinctrl_init(pdev,
  556. &sun50i_h5_pinctrl_data);
  557. default:
  558. return -EINVAL;
  559. }
  560. }
  561. static const struct of_device_id sun50i_h5_pinctrl_match[] = {
  562. { .compatible = "allwinner,sun50i-h5-pinctrl", },
  563. {}
  564. };
  565. static struct platform_driver sun50i_h5_pinctrl_driver = {
  566. .probe = sun50i_h5_pinctrl_probe,
  567. .driver = {
  568. .name = "sun50i-h5-pinctrl",
  569. .of_match_table = sun50i_h5_pinctrl_match,
  570. },
  571. };
  572. builtin_platform_driver(sun50i_h5_pinctrl_driver);