amba-clcd.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * linux/drivers/video/amba-clcd.c
  3. *
  4. * Copyright (C) 2001 ARM Limited, by David A Rusling
  5. * Updated to 2.5, Deep Blue Solutions Ltd.
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive
  9. * for more details.
  10. *
  11. * ARM PrimeCell PL110 Color LCD Controller
  12. */
  13. #include <linux/amba/bus.h>
  14. #include <linux/amba/clcd.h>
  15. #include <linux/backlight.h>
  16. #include <linux/clk.h>
  17. #include <linux/delay.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/list.h>
  23. #include <linux/mm.h>
  24. #include <linux/module.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_graph.h>
  27. #include <linux/slab.h>
  28. #include <linux/string.h>
  29. #include <video/display_timing.h>
  30. #include <video/of_display_timing.h>
  31. #include <video/videomode.h>
  32. #include "amba-clcd-nomadik.h"
  33. #include "amba-clcd-versatile.h"
  34. #define to_clcd(info) container_of(info, struct clcd_fb, fb)
  35. /* This is limited to 16 characters when displayed by X startup */
  36. static const char *clcd_name = "CLCD FB";
  37. /*
  38. * Unfortunately, the enable/disable functions may be called either from
  39. * process or IRQ context, and we _need_ to delay. This is _not_ good.
  40. */
  41. static inline void clcdfb_sleep(unsigned int ms)
  42. {
  43. if (in_atomic()) {
  44. mdelay(ms);
  45. } else {
  46. msleep(ms);
  47. }
  48. }
  49. static inline void clcdfb_set_start(struct clcd_fb *fb)
  50. {
  51. unsigned long ustart = fb->fb.fix.smem_start;
  52. unsigned long lstart;
  53. ustart += fb->fb.var.yoffset * fb->fb.fix.line_length;
  54. lstart = ustart + fb->fb.var.yres * fb->fb.fix.line_length / 2;
  55. writel(ustart, fb->regs + CLCD_UBAS);
  56. writel(lstart, fb->regs + CLCD_LBAS);
  57. }
  58. static void clcdfb_disable(struct clcd_fb *fb)
  59. {
  60. u32 val;
  61. if (fb->board->disable)
  62. fb->board->disable(fb);
  63. if (fb->panel->backlight) {
  64. fb->panel->backlight->props.power = FB_BLANK_POWERDOWN;
  65. backlight_update_status(fb->panel->backlight);
  66. }
  67. val = readl(fb->regs + fb->off_cntl);
  68. if (val & CNTL_LCDPWR) {
  69. val &= ~CNTL_LCDPWR;
  70. writel(val, fb->regs + fb->off_cntl);
  71. clcdfb_sleep(20);
  72. }
  73. if (val & CNTL_LCDEN) {
  74. val &= ~CNTL_LCDEN;
  75. writel(val, fb->regs + fb->off_cntl);
  76. }
  77. /*
  78. * Disable CLCD clock source.
  79. */
  80. if (fb->clk_enabled) {
  81. fb->clk_enabled = false;
  82. clk_disable(fb->clk);
  83. }
  84. }
  85. static void clcdfb_enable(struct clcd_fb *fb, u32 cntl)
  86. {
  87. /*
  88. * Enable the CLCD clock source.
  89. */
  90. if (!fb->clk_enabled) {
  91. fb->clk_enabled = true;
  92. clk_enable(fb->clk);
  93. }
  94. /*
  95. * Bring up by first enabling..
  96. */
  97. cntl |= CNTL_LCDEN;
  98. writel(cntl, fb->regs + fb->off_cntl);
  99. clcdfb_sleep(20);
  100. /*
  101. * and now apply power.
  102. */
  103. cntl |= CNTL_LCDPWR;
  104. writel(cntl, fb->regs + fb->off_cntl);
  105. /*
  106. * Turn on backlight
  107. */
  108. if (fb->panel->backlight) {
  109. fb->panel->backlight->props.power = FB_BLANK_UNBLANK;
  110. backlight_update_status(fb->panel->backlight);
  111. }
  112. /*
  113. * finally, enable the interface.
  114. */
  115. if (fb->board->enable)
  116. fb->board->enable(fb);
  117. }
  118. static int
  119. clcdfb_set_bitfields(struct clcd_fb *fb, struct fb_var_screeninfo *var)
  120. {
  121. u32 caps;
  122. int ret = 0;
  123. if (fb->panel->caps && fb->board->caps)
  124. caps = fb->panel->caps & fb->board->caps;
  125. else {
  126. /* Old way of specifying what can be used */
  127. caps = fb->panel->cntl & CNTL_BGR ?
  128. CLCD_CAP_BGR : CLCD_CAP_RGB;
  129. /* But mask out 444 modes as they weren't supported */
  130. caps &= ~CLCD_CAP_444;
  131. }
  132. /* Only TFT panels can do RGB888/BGR888 */
  133. if (!(fb->panel->cntl & CNTL_LCDTFT))
  134. caps &= ~CLCD_CAP_888;
  135. memset(&var->transp, 0, sizeof(var->transp));
  136. var->red.msb_right = 0;
  137. var->green.msb_right = 0;
  138. var->blue.msb_right = 0;
  139. switch (var->bits_per_pixel) {
  140. case 1:
  141. case 2:
  142. case 4:
  143. case 8:
  144. /* If we can't do 5551, reject */
  145. caps &= CLCD_CAP_5551;
  146. if (!caps) {
  147. ret = -EINVAL;
  148. break;
  149. }
  150. var->red.length = var->bits_per_pixel;
  151. var->red.offset = 0;
  152. var->green.length = var->bits_per_pixel;
  153. var->green.offset = 0;
  154. var->blue.length = var->bits_per_pixel;
  155. var->blue.offset = 0;
  156. break;
  157. case 16:
  158. /* If we can't do 444, 5551 or 565, reject */
  159. if (!(caps & (CLCD_CAP_444 | CLCD_CAP_5551 | CLCD_CAP_565))) {
  160. ret = -EINVAL;
  161. break;
  162. }
  163. /*
  164. * Green length can be 4, 5 or 6 depending whether
  165. * we're operating in 444, 5551 or 565 mode.
  166. */
  167. if (var->green.length == 4 && caps & CLCD_CAP_444)
  168. caps &= CLCD_CAP_444;
  169. if (var->green.length == 5 && caps & CLCD_CAP_5551)
  170. caps &= CLCD_CAP_5551;
  171. else if (var->green.length == 6 && caps & CLCD_CAP_565)
  172. caps &= CLCD_CAP_565;
  173. else {
  174. /*
  175. * PL110 officially only supports RGB555,
  176. * but may be wired up to allow RGB565.
  177. */
  178. if (caps & CLCD_CAP_565) {
  179. var->green.length = 6;
  180. caps &= CLCD_CAP_565;
  181. } else if (caps & CLCD_CAP_5551) {
  182. var->green.length = 5;
  183. caps &= CLCD_CAP_5551;
  184. } else {
  185. var->green.length = 4;
  186. caps &= CLCD_CAP_444;
  187. }
  188. }
  189. if (var->green.length >= 5) {
  190. var->red.length = 5;
  191. var->blue.length = 5;
  192. } else {
  193. var->red.length = 4;
  194. var->blue.length = 4;
  195. }
  196. break;
  197. case 24:
  198. if (fb->vendor->packed_24_bit_pixels) {
  199. var->red.length = 8;
  200. var->green.length = 8;
  201. var->blue.length = 8;
  202. } else {
  203. ret = -EINVAL;
  204. }
  205. break;
  206. case 32:
  207. /* If we can't do 888, reject */
  208. caps &= CLCD_CAP_888;
  209. if (!caps) {
  210. ret = -EINVAL;
  211. break;
  212. }
  213. var->red.length = 8;
  214. var->green.length = 8;
  215. var->blue.length = 8;
  216. break;
  217. default:
  218. ret = -EINVAL;
  219. break;
  220. }
  221. /*
  222. * >= 16bpp displays have separate colour component bitfields
  223. * encoded in the pixel data. Calculate their position from
  224. * the bitfield length defined above.
  225. */
  226. if (ret == 0 && var->bits_per_pixel >= 16) {
  227. bool bgr, rgb;
  228. bgr = caps & CLCD_CAP_BGR && var->blue.offset == 0;
  229. rgb = caps & CLCD_CAP_RGB && var->red.offset == 0;
  230. if (!bgr && !rgb)
  231. /*
  232. * The requested format was not possible, try just
  233. * our capabilities. One of BGR or RGB must be
  234. * supported.
  235. */
  236. bgr = caps & CLCD_CAP_BGR;
  237. if (bgr) {
  238. var->blue.offset = 0;
  239. var->green.offset = var->blue.offset + var->blue.length;
  240. var->red.offset = var->green.offset + var->green.length;
  241. } else {
  242. var->red.offset = 0;
  243. var->green.offset = var->red.offset + var->red.length;
  244. var->blue.offset = var->green.offset + var->green.length;
  245. }
  246. }
  247. return ret;
  248. }
  249. static int clcdfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  250. {
  251. struct clcd_fb *fb = to_clcd(info);
  252. int ret = -EINVAL;
  253. if (fb->board->check)
  254. ret = fb->board->check(fb, var);
  255. if (ret == 0 &&
  256. var->xres_virtual * var->bits_per_pixel / 8 *
  257. var->yres_virtual > fb->fb.fix.smem_len)
  258. ret = -EINVAL;
  259. if (ret == 0)
  260. ret = clcdfb_set_bitfields(fb, var);
  261. return ret;
  262. }
  263. static int clcdfb_set_par(struct fb_info *info)
  264. {
  265. struct clcd_fb *fb = to_clcd(info);
  266. struct clcd_regs regs;
  267. fb->fb.fix.line_length = fb->fb.var.xres_virtual *
  268. fb->fb.var.bits_per_pixel / 8;
  269. if (fb->fb.var.bits_per_pixel <= 8)
  270. fb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  271. else
  272. fb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  273. fb->board->decode(fb, &regs);
  274. clcdfb_disable(fb);
  275. /* Some variants must be clocked here */
  276. if (fb->vendor->clock_timregs && !fb->clk_enabled) {
  277. fb->clk_enabled = true;
  278. clk_enable(fb->clk);
  279. }
  280. writel(regs.tim0, fb->regs + CLCD_TIM0);
  281. writel(regs.tim1, fb->regs + CLCD_TIM1);
  282. writel(regs.tim2, fb->regs + CLCD_TIM2);
  283. writel(regs.tim3, fb->regs + CLCD_TIM3);
  284. clcdfb_set_start(fb);
  285. clk_set_rate(fb->clk, (1000000000 / regs.pixclock) * 1000);
  286. fb->clcd_cntl = regs.cntl;
  287. clcdfb_enable(fb, regs.cntl);
  288. #ifdef DEBUG
  289. printk(KERN_INFO
  290. "CLCD: Registers set to\n"
  291. " %08x %08x %08x %08x\n"
  292. " %08x %08x %08x %08x\n",
  293. readl(fb->regs + CLCD_TIM0), readl(fb->regs + CLCD_TIM1),
  294. readl(fb->regs + CLCD_TIM2), readl(fb->regs + CLCD_TIM3),
  295. readl(fb->regs + CLCD_UBAS), readl(fb->regs + CLCD_LBAS),
  296. readl(fb->regs + fb->off_ienb), readl(fb->regs + fb->off_cntl));
  297. #endif
  298. return 0;
  299. }
  300. static inline u32 convert_bitfield(int val, struct fb_bitfield *bf)
  301. {
  302. unsigned int mask = (1 << bf->length) - 1;
  303. return (val >> (16 - bf->length) & mask) << bf->offset;
  304. }
  305. /*
  306. * Set a single color register. The values supplied have a 16 bit
  307. * magnitude. Return != 0 for invalid regno.
  308. */
  309. static int
  310. clcdfb_setcolreg(unsigned int regno, unsigned int red, unsigned int green,
  311. unsigned int blue, unsigned int transp, struct fb_info *info)
  312. {
  313. struct clcd_fb *fb = to_clcd(info);
  314. if (regno < 16)
  315. fb->cmap[regno] = convert_bitfield(transp, &fb->fb.var.transp) |
  316. convert_bitfield(blue, &fb->fb.var.blue) |
  317. convert_bitfield(green, &fb->fb.var.green) |
  318. convert_bitfield(red, &fb->fb.var.red);
  319. if (fb->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR && regno < 256) {
  320. int hw_reg = CLCD_PALETTE + ((regno * 2) & ~3);
  321. u32 val, mask, newval;
  322. newval = (red >> 11) & 0x001f;
  323. newval |= (green >> 6) & 0x03e0;
  324. newval |= (blue >> 1) & 0x7c00;
  325. /*
  326. * 3.2.11: if we're configured for big endian
  327. * byte order, the palette entries are swapped.
  328. */
  329. if (fb->clcd_cntl & CNTL_BEBO)
  330. regno ^= 1;
  331. if (regno & 1) {
  332. newval <<= 16;
  333. mask = 0x0000ffff;
  334. } else {
  335. mask = 0xffff0000;
  336. }
  337. val = readl(fb->regs + hw_reg) & mask;
  338. writel(val | newval, fb->regs + hw_reg);
  339. }
  340. return regno > 255;
  341. }
  342. /*
  343. * Blank the screen if blank_mode != 0, else unblank. If blank == NULL
  344. * then the caller blanks by setting the CLUT (Color Look Up Table) to all
  345. * black. Return 0 if blanking succeeded, != 0 if un-/blanking failed due
  346. * to e.g. a video mode which doesn't support it. Implements VESA suspend
  347. * and powerdown modes on hardware that supports disabling hsync/vsync:
  348. * blank_mode == 2: suspend vsync
  349. * blank_mode == 3: suspend hsync
  350. * blank_mode == 4: powerdown
  351. */
  352. static int clcdfb_blank(int blank_mode, struct fb_info *info)
  353. {
  354. struct clcd_fb *fb = to_clcd(info);
  355. if (blank_mode != 0) {
  356. clcdfb_disable(fb);
  357. } else {
  358. clcdfb_enable(fb, fb->clcd_cntl);
  359. }
  360. return 0;
  361. }
  362. static int clcdfb_mmap(struct fb_info *info,
  363. struct vm_area_struct *vma)
  364. {
  365. struct clcd_fb *fb = to_clcd(info);
  366. unsigned long len, off = vma->vm_pgoff << PAGE_SHIFT;
  367. int ret = -EINVAL;
  368. len = info->fix.smem_len;
  369. if (off <= len && vma->vm_end - vma->vm_start <= len - off &&
  370. fb->board->mmap)
  371. ret = fb->board->mmap(fb, vma);
  372. return ret;
  373. }
  374. static struct fb_ops clcdfb_ops = {
  375. .owner = THIS_MODULE,
  376. .fb_check_var = clcdfb_check_var,
  377. .fb_set_par = clcdfb_set_par,
  378. .fb_setcolreg = clcdfb_setcolreg,
  379. .fb_blank = clcdfb_blank,
  380. .fb_fillrect = cfb_fillrect,
  381. .fb_copyarea = cfb_copyarea,
  382. .fb_imageblit = cfb_imageblit,
  383. .fb_mmap = clcdfb_mmap,
  384. };
  385. static int clcdfb_register(struct clcd_fb *fb)
  386. {
  387. int ret;
  388. /*
  389. * ARM PL111 always has IENB at 0x1c; it's only PL110
  390. * which is reversed on some platforms.
  391. */
  392. if (amba_manf(fb->dev) == 0x41 && amba_part(fb->dev) == 0x111) {
  393. fb->off_ienb = CLCD_PL111_IENB;
  394. fb->off_cntl = CLCD_PL111_CNTL;
  395. } else {
  396. if (of_machine_is_compatible("arm,versatile-ab") ||
  397. of_machine_is_compatible("arm,versatile-pb")) {
  398. fb->off_ienb = CLCD_PL111_IENB;
  399. fb->off_cntl = CLCD_PL111_CNTL;
  400. } else {
  401. fb->off_ienb = CLCD_PL110_IENB;
  402. fb->off_cntl = CLCD_PL110_CNTL;
  403. }
  404. }
  405. fb->clk = clk_get(&fb->dev->dev, NULL);
  406. if (IS_ERR(fb->clk)) {
  407. ret = PTR_ERR(fb->clk);
  408. goto out;
  409. }
  410. ret = clk_prepare(fb->clk);
  411. if (ret)
  412. goto free_clk;
  413. fb->fb.device = &fb->dev->dev;
  414. fb->fb.fix.mmio_start = fb->dev->res.start;
  415. fb->fb.fix.mmio_len = resource_size(&fb->dev->res);
  416. fb->regs = ioremap(fb->fb.fix.mmio_start, fb->fb.fix.mmio_len);
  417. if (!fb->regs) {
  418. printk(KERN_ERR "CLCD: unable to remap registers\n");
  419. ret = -ENOMEM;
  420. goto clk_unprep;
  421. }
  422. fb->fb.fbops = &clcdfb_ops;
  423. fb->fb.flags = FBINFO_FLAG_DEFAULT;
  424. fb->fb.pseudo_palette = fb->cmap;
  425. strncpy(fb->fb.fix.id, clcd_name, sizeof(fb->fb.fix.id));
  426. fb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  427. fb->fb.fix.type_aux = 0;
  428. fb->fb.fix.xpanstep = 0;
  429. fb->fb.fix.ypanstep = 0;
  430. fb->fb.fix.ywrapstep = 0;
  431. fb->fb.fix.accel = FB_ACCEL_NONE;
  432. fb->fb.var.xres = fb->panel->mode.xres;
  433. fb->fb.var.yres = fb->panel->mode.yres;
  434. fb->fb.var.xres_virtual = fb->panel->mode.xres;
  435. fb->fb.var.yres_virtual = fb->panel->mode.yres;
  436. fb->fb.var.bits_per_pixel = fb->panel->bpp;
  437. fb->fb.var.grayscale = fb->panel->grayscale;
  438. fb->fb.var.pixclock = fb->panel->mode.pixclock;
  439. fb->fb.var.left_margin = fb->panel->mode.left_margin;
  440. fb->fb.var.right_margin = fb->panel->mode.right_margin;
  441. fb->fb.var.upper_margin = fb->panel->mode.upper_margin;
  442. fb->fb.var.lower_margin = fb->panel->mode.lower_margin;
  443. fb->fb.var.hsync_len = fb->panel->mode.hsync_len;
  444. fb->fb.var.vsync_len = fb->panel->mode.vsync_len;
  445. fb->fb.var.sync = fb->panel->mode.sync;
  446. fb->fb.var.vmode = fb->panel->mode.vmode;
  447. fb->fb.var.activate = FB_ACTIVATE_NOW;
  448. fb->fb.var.nonstd = 0;
  449. fb->fb.var.height = fb->panel->height;
  450. fb->fb.var.width = fb->panel->width;
  451. fb->fb.var.accel_flags = 0;
  452. fb->fb.monspecs.hfmin = 0;
  453. fb->fb.monspecs.hfmax = 100000;
  454. fb->fb.monspecs.vfmin = 0;
  455. fb->fb.monspecs.vfmax = 400;
  456. fb->fb.monspecs.dclkmin = 1000000;
  457. fb->fb.monspecs.dclkmax = 100000000;
  458. /*
  459. * Make sure that the bitfields are set appropriately.
  460. */
  461. clcdfb_set_bitfields(fb, &fb->fb.var);
  462. /*
  463. * Allocate colourmap.
  464. */
  465. ret = fb_alloc_cmap(&fb->fb.cmap, 256, 0);
  466. if (ret)
  467. goto unmap;
  468. /*
  469. * Ensure interrupts are disabled.
  470. */
  471. writel(0, fb->regs + fb->off_ienb);
  472. fb_set_var(&fb->fb, &fb->fb.var);
  473. dev_info(&fb->dev->dev, "%s hardware, %s display\n",
  474. fb->board->name, fb->panel->mode.name);
  475. ret = register_framebuffer(&fb->fb);
  476. if (ret == 0)
  477. goto out;
  478. printk(KERN_ERR "CLCD: cannot register framebuffer (%d)\n", ret);
  479. fb_dealloc_cmap(&fb->fb.cmap);
  480. unmap:
  481. iounmap(fb->regs);
  482. clk_unprep:
  483. clk_unprepare(fb->clk);
  484. free_clk:
  485. clk_put(fb->clk);
  486. out:
  487. return ret;
  488. }
  489. #ifdef CONFIG_OF
  490. static int clcdfb_of_get_dpi_panel_mode(struct device_node *node,
  491. struct clcd_panel *clcd_panel)
  492. {
  493. int err;
  494. struct display_timing timing;
  495. struct videomode video;
  496. err = of_get_display_timing(node, "panel-timing", &timing);
  497. if (err)
  498. return err;
  499. videomode_from_timing(&timing, &video);
  500. err = fb_videomode_from_videomode(&video, &clcd_panel->mode);
  501. if (err)
  502. return err;
  503. /* Set up some inversion flags */
  504. if (timing.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  505. clcd_panel->tim2 |= TIM2_IPC;
  506. else if (!(timing.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE))
  507. /*
  508. * To preserve backwards compatibility, the IPC (inverted
  509. * pixel clock) flag needs to be set on any display that
  510. * doesn't explicitly specify that the pixel clock is
  511. * active on the negative or positive edge.
  512. */
  513. clcd_panel->tim2 |= TIM2_IPC;
  514. if (timing.flags & DISPLAY_FLAGS_HSYNC_LOW)
  515. clcd_panel->tim2 |= TIM2_IHS;
  516. if (timing.flags & DISPLAY_FLAGS_VSYNC_LOW)
  517. clcd_panel->tim2 |= TIM2_IVS;
  518. if (timing.flags & DISPLAY_FLAGS_DE_LOW)
  519. clcd_panel->tim2 |= TIM2_IOE;
  520. return 0;
  521. }
  522. static int clcdfb_snprintf_mode(char *buf, int size, struct fb_videomode *mode)
  523. {
  524. return snprintf(buf, size, "%ux%u@%u", mode->xres, mode->yres,
  525. mode->refresh);
  526. }
  527. static int clcdfb_of_get_backlight(struct device_node *panel,
  528. struct clcd_panel *clcd_panel)
  529. {
  530. struct device_node *backlight;
  531. /* Look up the optional backlight phandle */
  532. backlight = of_parse_phandle(panel, "backlight", 0);
  533. if (backlight) {
  534. clcd_panel->backlight = of_find_backlight_by_node(backlight);
  535. of_node_put(backlight);
  536. if (!clcd_panel->backlight)
  537. return -EPROBE_DEFER;
  538. }
  539. return 0;
  540. }
  541. static int clcdfb_of_get_mode(struct device *dev, struct device_node *panel,
  542. struct clcd_panel *clcd_panel)
  543. {
  544. int err;
  545. struct fb_videomode *mode;
  546. char *name;
  547. int len;
  548. /* Only directly connected DPI panels supported for now */
  549. if (of_device_is_compatible(panel, "panel-dpi"))
  550. err = clcdfb_of_get_dpi_panel_mode(panel, clcd_panel);
  551. else
  552. err = -ENOENT;
  553. if (err)
  554. return err;
  555. mode = &clcd_panel->mode;
  556. len = clcdfb_snprintf_mode(NULL, 0, mode);
  557. name = devm_kzalloc(dev, len + 1, GFP_KERNEL);
  558. if (!name)
  559. return -ENOMEM;
  560. clcdfb_snprintf_mode(name, len + 1, mode);
  561. mode->name = name;
  562. return 0;
  563. }
  564. static int clcdfb_of_init_tft_panel(struct clcd_fb *fb, u32 r0, u32 g0, u32 b0)
  565. {
  566. static struct {
  567. unsigned int part;
  568. u32 r0, g0, b0;
  569. u32 caps;
  570. } panels[] = {
  571. { 0x110, 1, 7, 13, CLCD_CAP_5551 },
  572. { 0x110, 0, 8, 16, CLCD_CAP_888 },
  573. { 0x110, 16, 8, 0, CLCD_CAP_888 },
  574. { 0x111, 4, 14, 20, CLCD_CAP_444 },
  575. { 0x111, 3, 11, 19, CLCD_CAP_444 | CLCD_CAP_5551 },
  576. { 0x111, 3, 10, 19, CLCD_CAP_444 | CLCD_CAP_5551 |
  577. CLCD_CAP_565 },
  578. { 0x111, 0, 8, 16, CLCD_CAP_444 | CLCD_CAP_5551 |
  579. CLCD_CAP_565 | CLCD_CAP_888 },
  580. };
  581. int i;
  582. /* Bypass pixel clock divider */
  583. fb->panel->tim2 |= TIM2_BCD;
  584. /* TFT display, vert. comp. interrupt at the start of the back porch */
  585. fb->panel->cntl |= CNTL_LCDTFT | CNTL_LCDVCOMP(1);
  586. fb->panel->caps = 0;
  587. /* Match the setup with known variants */
  588. for (i = 0; i < ARRAY_SIZE(panels) && !fb->panel->caps; i++) {
  589. if (amba_part(fb->dev) != panels[i].part)
  590. continue;
  591. if (g0 != panels[i].g0)
  592. continue;
  593. if (r0 == panels[i].r0 && b0 == panels[i].b0)
  594. fb->panel->caps = panels[i].caps;
  595. }
  596. /*
  597. * If we actually physically connected the R lines to B and
  598. * vice versa
  599. */
  600. if (r0 != 0 && b0 == 0)
  601. fb->panel->bgr_connection = true;
  602. if (fb->panel->caps && fb->vendor->st_bitmux_control) {
  603. /*
  604. * Set up the special bits for the Nomadik control register
  605. * (other platforms tend to do this through an external
  606. * register).
  607. */
  608. /* Offset of the highest used color */
  609. int maxoff = max3(r0, g0, b0);
  610. /* Most significant bit out, highest used bit */
  611. int msb = 0;
  612. if (fb->panel->caps & CLCD_CAP_888) {
  613. msb = maxoff + 8 - 1;
  614. } else if (fb->panel->caps & CLCD_CAP_565) {
  615. msb = maxoff + 5 - 1;
  616. fb->panel->cntl |= CNTL_ST_1XBPP_565;
  617. } else if (fb->panel->caps & CLCD_CAP_5551) {
  618. msb = maxoff + 5 - 1;
  619. fb->panel->cntl |= CNTL_ST_1XBPP_5551;
  620. } else if (fb->panel->caps & CLCD_CAP_444) {
  621. msb = maxoff + 4 - 1;
  622. fb->panel->cntl |= CNTL_ST_1XBPP_444;
  623. }
  624. /* Send out as many bits as we need */
  625. if (msb > 17)
  626. fb->panel->cntl |= CNTL_ST_CDWID_24;
  627. else if (msb > 15)
  628. fb->panel->cntl |= CNTL_ST_CDWID_18;
  629. else if (msb > 11)
  630. fb->panel->cntl |= CNTL_ST_CDWID_16;
  631. else
  632. fb->panel->cntl |= CNTL_ST_CDWID_12;
  633. }
  634. return fb->panel->caps ? 0 : -EINVAL;
  635. }
  636. static int clcdfb_of_init_display(struct clcd_fb *fb)
  637. {
  638. struct device_node *endpoint, *panel;
  639. int err;
  640. unsigned int bpp;
  641. u32 max_bandwidth;
  642. u32 tft_r0b0g0[3];
  643. fb->panel = devm_kzalloc(&fb->dev->dev, sizeof(*fb->panel), GFP_KERNEL);
  644. if (!fb->panel)
  645. return -ENOMEM;
  646. /*
  647. * Fetch the panel endpoint.
  648. */
  649. endpoint = of_graph_get_next_endpoint(fb->dev->dev.of_node, NULL);
  650. if (!endpoint)
  651. return -ENODEV;
  652. panel = of_graph_get_remote_port_parent(endpoint);
  653. if (!panel)
  654. return -ENODEV;
  655. if (fb->vendor->init_panel) {
  656. err = fb->vendor->init_panel(fb, panel);
  657. if (err)
  658. return err;
  659. }
  660. err = clcdfb_of_get_backlight(panel, fb->panel);
  661. if (err)
  662. return err;
  663. err = clcdfb_of_get_mode(&fb->dev->dev, panel, fb->panel);
  664. if (err)
  665. return err;
  666. err = of_property_read_u32(fb->dev->dev.of_node, "max-memory-bandwidth",
  667. &max_bandwidth);
  668. if (!err) {
  669. /*
  670. * max_bandwidth is in bytes per second and pixclock in
  671. * pico-seconds, so the maximum allowed bits per pixel is
  672. * 8 * max_bandwidth / (PICOS2KHZ(pixclock) * 1000)
  673. * Rearrange this calculation to avoid overflow and then ensure
  674. * result is a valid format.
  675. */
  676. bpp = max_bandwidth / (1000 / 8)
  677. / PICOS2KHZ(fb->panel->mode.pixclock);
  678. bpp = rounddown_pow_of_two(bpp);
  679. if (bpp > 32)
  680. bpp = 32;
  681. } else
  682. bpp = 32;
  683. fb->panel->bpp = bpp;
  684. #ifdef CONFIG_CPU_BIG_ENDIAN
  685. fb->panel->cntl |= CNTL_BEBO;
  686. #endif
  687. fb->panel->width = -1;
  688. fb->panel->height = -1;
  689. if (of_property_read_u32_array(endpoint,
  690. "arm,pl11x,tft-r0g0b0-pads",
  691. tft_r0b0g0, ARRAY_SIZE(tft_r0b0g0)) != 0)
  692. return -ENOENT;
  693. return clcdfb_of_init_tft_panel(fb, tft_r0b0g0[0],
  694. tft_r0b0g0[1], tft_r0b0g0[2]);
  695. }
  696. static int clcdfb_of_vram_setup(struct clcd_fb *fb)
  697. {
  698. int err;
  699. struct device_node *memory;
  700. u64 size;
  701. err = clcdfb_of_init_display(fb);
  702. if (err)
  703. return err;
  704. memory = of_parse_phandle(fb->dev->dev.of_node, "memory-region", 0);
  705. if (!memory)
  706. return -ENODEV;
  707. fb->fb.screen_base = of_iomap(memory, 0);
  708. if (!fb->fb.screen_base)
  709. return -ENOMEM;
  710. fb->fb.fix.smem_start = of_translate_address(memory,
  711. of_get_address(memory, 0, &size, NULL));
  712. fb->fb.fix.smem_len = size;
  713. return 0;
  714. }
  715. static int clcdfb_of_vram_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  716. {
  717. unsigned long off, user_size, kernel_size;
  718. off = vma->vm_pgoff << PAGE_SHIFT;
  719. user_size = vma->vm_end - vma->vm_start;
  720. kernel_size = fb->fb.fix.smem_len;
  721. if (off >= kernel_size || user_size > (kernel_size - off))
  722. return -ENXIO;
  723. return remap_pfn_range(vma, vma->vm_start,
  724. __phys_to_pfn(fb->fb.fix.smem_start) + vma->vm_pgoff,
  725. user_size,
  726. pgprot_writecombine(vma->vm_page_prot));
  727. }
  728. static void clcdfb_of_vram_remove(struct clcd_fb *fb)
  729. {
  730. iounmap(fb->fb.screen_base);
  731. }
  732. static int clcdfb_of_dma_setup(struct clcd_fb *fb)
  733. {
  734. unsigned long framesize;
  735. dma_addr_t dma;
  736. int err;
  737. err = clcdfb_of_init_display(fb);
  738. if (err)
  739. return err;
  740. framesize = PAGE_ALIGN(fb->panel->mode.xres * fb->panel->mode.yres *
  741. fb->panel->bpp / 8);
  742. fb->fb.screen_base = dma_alloc_coherent(&fb->dev->dev, framesize,
  743. &dma, GFP_KERNEL);
  744. if (!fb->fb.screen_base)
  745. return -ENOMEM;
  746. fb->fb.fix.smem_start = dma;
  747. fb->fb.fix.smem_len = framesize;
  748. return 0;
  749. }
  750. static int clcdfb_of_dma_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  751. {
  752. return dma_mmap_wc(&fb->dev->dev, vma, fb->fb.screen_base,
  753. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  754. }
  755. static void clcdfb_of_dma_remove(struct clcd_fb *fb)
  756. {
  757. dma_free_coherent(&fb->dev->dev, fb->fb.fix.smem_len,
  758. fb->fb.screen_base, fb->fb.fix.smem_start);
  759. }
  760. static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
  761. {
  762. struct clcd_board *board = devm_kzalloc(&dev->dev, sizeof(*board),
  763. GFP_KERNEL);
  764. struct device_node *node = dev->dev.of_node;
  765. if (!board)
  766. return NULL;
  767. board->name = of_node_full_name(node);
  768. board->caps = CLCD_CAP_ALL;
  769. board->check = clcdfb_check;
  770. board->decode = clcdfb_decode;
  771. if (of_find_property(node, "memory-region", NULL)) {
  772. board->setup = clcdfb_of_vram_setup;
  773. board->mmap = clcdfb_of_vram_mmap;
  774. board->remove = clcdfb_of_vram_remove;
  775. } else {
  776. board->setup = clcdfb_of_dma_setup;
  777. board->mmap = clcdfb_of_dma_mmap;
  778. board->remove = clcdfb_of_dma_remove;
  779. }
  780. return board;
  781. }
  782. #else
  783. static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
  784. {
  785. return NULL;
  786. }
  787. #endif
  788. static int clcdfb_probe(struct amba_device *dev, const struct amba_id *id)
  789. {
  790. struct clcd_board *board = dev_get_platdata(&dev->dev);
  791. struct clcd_vendor_data *vendor = id->data;
  792. struct clcd_fb *fb;
  793. int ret;
  794. if (!board)
  795. board = clcdfb_of_get_board(dev);
  796. if (!board)
  797. return -EINVAL;
  798. if (vendor->init_board) {
  799. ret = vendor->init_board(dev, board);
  800. if (ret)
  801. return ret;
  802. }
  803. ret = dma_set_mask_and_coherent(&dev->dev, DMA_BIT_MASK(32));
  804. if (ret)
  805. goto out;
  806. ret = amba_request_regions(dev, NULL);
  807. if (ret) {
  808. printk(KERN_ERR "CLCD: unable to reserve regs region\n");
  809. goto out;
  810. }
  811. fb = kzalloc(sizeof(*fb), GFP_KERNEL);
  812. if (!fb) {
  813. ret = -ENOMEM;
  814. goto free_region;
  815. }
  816. fb->dev = dev;
  817. fb->vendor = vendor;
  818. fb->board = board;
  819. dev_info(&fb->dev->dev, "PL%03x designer %02x rev%u at 0x%08llx\n",
  820. amba_part(dev), amba_manf(dev), amba_rev(dev),
  821. (unsigned long long)dev->res.start);
  822. ret = fb->board->setup(fb);
  823. if (ret)
  824. goto free_fb;
  825. ret = clcdfb_register(fb);
  826. if (ret == 0) {
  827. amba_set_drvdata(dev, fb);
  828. goto out;
  829. }
  830. fb->board->remove(fb);
  831. free_fb:
  832. kfree(fb);
  833. free_region:
  834. amba_release_regions(dev);
  835. out:
  836. return ret;
  837. }
  838. static int clcdfb_remove(struct amba_device *dev)
  839. {
  840. struct clcd_fb *fb = amba_get_drvdata(dev);
  841. clcdfb_disable(fb);
  842. unregister_framebuffer(&fb->fb);
  843. if (fb->fb.cmap.len)
  844. fb_dealloc_cmap(&fb->fb.cmap);
  845. iounmap(fb->regs);
  846. clk_unprepare(fb->clk);
  847. clk_put(fb->clk);
  848. fb->board->remove(fb);
  849. kfree(fb);
  850. amba_release_regions(dev);
  851. return 0;
  852. }
  853. static struct clcd_vendor_data vendor_arm = {
  854. /* Sets up the versatile board displays */
  855. .init_panel = versatile_clcd_init_panel,
  856. };
  857. static struct clcd_vendor_data vendor_nomadik = {
  858. .clock_timregs = true,
  859. .packed_24_bit_pixels = true,
  860. .st_bitmux_control = true,
  861. .init_board = nomadik_clcd_init_board,
  862. .init_panel = nomadik_clcd_init_panel,
  863. };
  864. static const struct amba_id clcdfb_id_table[] = {
  865. {
  866. .id = 0x00041110,
  867. .mask = 0x000ffffe,
  868. .data = &vendor_arm,
  869. },
  870. /* ST Electronics Nomadik variant */
  871. {
  872. .id = 0x00180110,
  873. .mask = 0x00fffffe,
  874. .data = &vendor_nomadik,
  875. },
  876. { 0, 0 },
  877. };
  878. MODULE_DEVICE_TABLE(amba, clcdfb_id_table);
  879. static struct amba_driver clcd_driver = {
  880. .drv = {
  881. .name = "clcd-pl11x",
  882. },
  883. .probe = clcdfb_probe,
  884. .remove = clcdfb_remove,
  885. .id_table = clcdfb_id_table,
  886. };
  887. static int __init amba_clcdfb_init(void)
  888. {
  889. if (fb_get_options("ambafb", NULL))
  890. return -ENODEV;
  891. return amba_driver_register(&clcd_driver);
  892. }
  893. module_init(amba_clcdfb_init);
  894. static void __exit amba_clcdfb_exit(void)
  895. {
  896. amba_driver_unregister(&clcd_driver);
  897. }
  898. module_exit(amba_clcdfb_exit);
  899. MODULE_DESCRIPTION("ARM PrimeCell PL110 CLCD core driver");
  900. MODULE_LICENSE("GPL");