mxsfb.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * Copyright (C) 2010 Juergen Beisert, Pengutronix
  3. *
  4. * This code is based on:
  5. * Author: Vitaly Wool <vital@embeddedalley.com>
  6. *
  7. * Copyright 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
  8. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version 2
  13. * of the License, or (at your option) any later version.
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define DRIVER_NAME "mxsfb"
  20. /**
  21. * @file
  22. * @brief LCDIF driver for i.MX23 and i.MX28
  23. *
  24. * The LCDIF support four modes of operation
  25. * - MPU interface (to drive smart displays) -> not supported yet
  26. * - VSYNC interface (like MPU interface plus Vsync) -> not supported yet
  27. * - Dotclock interface (to drive LC displays with RGB data and sync signals)
  28. * - DVI (to drive ITU-R BT656) -> not supported yet
  29. *
  30. * This driver depends on a correct setup of the pins used for this purpose
  31. * (platform specific).
  32. *
  33. * For the developer: Don't forget to set the data bus width to the display
  34. * in the imx_fb_videomode structure. You will else end up with ugly colours.
  35. * If you fight against jitter you can vary the clock delay. This is a feature
  36. * of the i.MX28 and you can vary it between 2 ns ... 8 ns in 2 ns steps. Give
  37. * the required value in the imx_fb_videomode structure.
  38. */
  39. #include <linux/module.h>
  40. #include <linux/kernel.h>
  41. #include <linux/of_device.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/clk.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/io.h>
  46. #include <linux/fb.h>
  47. #include <linux/regulator/consumer.h>
  48. #include <video/of_display_timing.h>
  49. #include <video/of_videomode.h>
  50. #include <video/videomode.h>
  51. #define REG_SET 4
  52. #define REG_CLR 8
  53. #define LCDC_CTRL 0x00
  54. #define LCDC_CTRL1 0x10
  55. #define LCDC_V4_CTRL2 0x20
  56. #define LCDC_V3_TRANSFER_COUNT 0x20
  57. #define LCDC_V4_TRANSFER_COUNT 0x30
  58. #define LCDC_V4_CUR_BUF 0x40
  59. #define LCDC_V4_NEXT_BUF 0x50
  60. #define LCDC_V3_CUR_BUF 0x30
  61. #define LCDC_V3_NEXT_BUF 0x40
  62. #define LCDC_TIMING 0x60
  63. #define LCDC_VDCTRL0 0x70
  64. #define LCDC_VDCTRL1 0x80
  65. #define LCDC_VDCTRL2 0x90
  66. #define LCDC_VDCTRL3 0xa0
  67. #define LCDC_VDCTRL4 0xb0
  68. #define LCDC_DVICTRL0 0xc0
  69. #define LCDC_DVICTRL1 0xd0
  70. #define LCDC_DVICTRL2 0xe0
  71. #define LCDC_DVICTRL3 0xf0
  72. #define LCDC_DVICTRL4 0x100
  73. #define LCDC_V4_DATA 0x180
  74. #define LCDC_V3_DATA 0x1b0
  75. #define LCDC_V4_DEBUG0 0x1d0
  76. #define LCDC_V3_DEBUG0 0x1f0
  77. #define CTRL_SFTRST (1 << 31)
  78. #define CTRL_CLKGATE (1 << 30)
  79. #define CTRL_BYPASS_COUNT (1 << 19)
  80. #define CTRL_VSYNC_MODE (1 << 18)
  81. #define CTRL_DOTCLK_MODE (1 << 17)
  82. #define CTRL_DATA_SELECT (1 << 16)
  83. #define CTRL_SET_BUS_WIDTH(x) (((x) & 0x3) << 10)
  84. #define CTRL_GET_BUS_WIDTH(x) (((x) >> 10) & 0x3)
  85. #define CTRL_SET_WORD_LENGTH(x) (((x) & 0x3) << 8)
  86. #define CTRL_GET_WORD_LENGTH(x) (((x) >> 8) & 0x3)
  87. #define CTRL_MASTER (1 << 5)
  88. #define CTRL_DF16 (1 << 3)
  89. #define CTRL_DF18 (1 << 2)
  90. #define CTRL_DF24 (1 << 1)
  91. #define CTRL_RUN (1 << 0)
  92. #define CTRL1_FIFO_CLEAR (1 << 21)
  93. #define CTRL1_SET_BYTE_PACKAGING(x) (((x) & 0xf) << 16)
  94. #define CTRL1_GET_BYTE_PACKAGING(x) (((x) >> 16) & 0xf)
  95. #define TRANSFER_COUNT_SET_VCOUNT(x) (((x) & 0xffff) << 16)
  96. #define TRANSFER_COUNT_GET_VCOUNT(x) (((x) >> 16) & 0xffff)
  97. #define TRANSFER_COUNT_SET_HCOUNT(x) ((x) & 0xffff)
  98. #define TRANSFER_COUNT_GET_HCOUNT(x) ((x) & 0xffff)
  99. #define VDCTRL0_ENABLE_PRESENT (1 << 28)
  100. #define VDCTRL0_VSYNC_ACT_HIGH (1 << 27)
  101. #define VDCTRL0_HSYNC_ACT_HIGH (1 << 26)
  102. #define VDCTRL0_DOTCLK_ACT_FALLING (1 << 25)
  103. #define VDCTRL0_ENABLE_ACT_HIGH (1 << 24)
  104. #define VDCTRL0_VSYNC_PERIOD_UNIT (1 << 21)
  105. #define VDCTRL0_VSYNC_PULSE_WIDTH_UNIT (1 << 20)
  106. #define VDCTRL0_HALF_LINE (1 << 19)
  107. #define VDCTRL0_HALF_LINE_MODE (1 << 18)
  108. #define VDCTRL0_SET_VSYNC_PULSE_WIDTH(x) ((x) & 0x3ffff)
  109. #define VDCTRL0_GET_VSYNC_PULSE_WIDTH(x) ((x) & 0x3ffff)
  110. #define VDCTRL2_SET_HSYNC_PERIOD(x) ((x) & 0x3ffff)
  111. #define VDCTRL2_GET_HSYNC_PERIOD(x) ((x) & 0x3ffff)
  112. #define VDCTRL3_MUX_SYNC_SIGNALS (1 << 29)
  113. #define VDCTRL3_VSYNC_ONLY (1 << 28)
  114. #define SET_HOR_WAIT_CNT(x) (((x) & 0xfff) << 16)
  115. #define GET_HOR_WAIT_CNT(x) (((x) >> 16) & 0xfff)
  116. #define SET_VERT_WAIT_CNT(x) ((x) & 0xffff)
  117. #define GET_VERT_WAIT_CNT(x) ((x) & 0xffff)
  118. #define VDCTRL4_SET_DOTCLK_DLY(x) (((x) & 0x7) << 29) /* v4 only */
  119. #define VDCTRL4_GET_DOTCLK_DLY(x) (((x) >> 29) & 0x7) /* v4 only */
  120. #define VDCTRL4_SYNC_SIGNALS_ON (1 << 18)
  121. #define SET_DOTCLK_H_VALID_DATA_CNT(x) ((x) & 0x3ffff)
  122. #define DEBUG0_HSYNC (1 < 26)
  123. #define DEBUG0_VSYNC (1 < 25)
  124. #define MIN_XRES 120
  125. #define MIN_YRES 120
  126. #define RED 0
  127. #define GREEN 1
  128. #define BLUE 2
  129. #define TRANSP 3
  130. #define STMLCDIF_8BIT 1 /** pixel data bus to the display is of 8 bit width */
  131. #define STMLCDIF_16BIT 0 /** pixel data bus to the display is of 16 bit width */
  132. #define STMLCDIF_18BIT 2 /** pixel data bus to the display is of 18 bit width */
  133. #define STMLCDIF_24BIT 3 /** pixel data bus to the display is of 24 bit width */
  134. #define MXSFB_SYNC_DATA_ENABLE_HIGH_ACT (1 << 6)
  135. #define MXSFB_SYNC_DOTCLK_FALLING_ACT (1 << 7) /* negative edge sampling */
  136. enum mxsfb_devtype {
  137. MXSFB_V3,
  138. MXSFB_V4,
  139. };
  140. /* CPU dependent register offsets */
  141. struct mxsfb_devdata {
  142. unsigned transfer_count;
  143. unsigned cur_buf;
  144. unsigned next_buf;
  145. unsigned debug0;
  146. unsigned hs_wdth_mask;
  147. unsigned hs_wdth_shift;
  148. unsigned ipversion;
  149. };
  150. struct mxsfb_info {
  151. struct platform_device *pdev;
  152. struct clk *clk;
  153. struct clk *clk_axi;
  154. struct clk *clk_disp_axi;
  155. void __iomem *base; /* registers */
  156. unsigned allocated_size;
  157. int enabled;
  158. unsigned ld_intf_width;
  159. unsigned dotclk_delay;
  160. const struct mxsfb_devdata *devdata;
  161. u32 sync;
  162. struct regulator *reg_lcd;
  163. };
  164. #define mxsfb_is_v3(host) (host->devdata->ipversion == 3)
  165. #define mxsfb_is_v4(host) (host->devdata->ipversion == 4)
  166. static const struct mxsfb_devdata mxsfb_devdata[] = {
  167. [MXSFB_V3] = {
  168. .transfer_count = LCDC_V3_TRANSFER_COUNT,
  169. .cur_buf = LCDC_V3_CUR_BUF,
  170. .next_buf = LCDC_V3_NEXT_BUF,
  171. .debug0 = LCDC_V3_DEBUG0,
  172. .hs_wdth_mask = 0xff,
  173. .hs_wdth_shift = 24,
  174. .ipversion = 3,
  175. },
  176. [MXSFB_V4] = {
  177. .transfer_count = LCDC_V4_TRANSFER_COUNT,
  178. .cur_buf = LCDC_V4_CUR_BUF,
  179. .next_buf = LCDC_V4_NEXT_BUF,
  180. .debug0 = LCDC_V4_DEBUG0,
  181. .hs_wdth_mask = 0x3fff,
  182. .hs_wdth_shift = 18,
  183. .ipversion = 4,
  184. },
  185. };
  186. /* mask and shift depends on architecture */
  187. static inline u32 set_hsync_pulse_width(struct mxsfb_info *host, unsigned val)
  188. {
  189. return (val & host->devdata->hs_wdth_mask) <<
  190. host->devdata->hs_wdth_shift;
  191. }
  192. static inline u32 get_hsync_pulse_width(struct mxsfb_info *host, unsigned val)
  193. {
  194. return (val >> host->devdata->hs_wdth_shift) &
  195. host->devdata->hs_wdth_mask;
  196. }
  197. static const struct fb_bitfield def_rgb565[] = {
  198. [RED] = {
  199. .offset = 11,
  200. .length = 5,
  201. },
  202. [GREEN] = {
  203. .offset = 5,
  204. .length = 6,
  205. },
  206. [BLUE] = {
  207. .offset = 0,
  208. .length = 5,
  209. },
  210. [TRANSP] = { /* no support for transparency */
  211. .length = 0,
  212. }
  213. };
  214. static const struct fb_bitfield def_rgb888[] = {
  215. [RED] = {
  216. .offset = 16,
  217. .length = 8,
  218. },
  219. [GREEN] = {
  220. .offset = 8,
  221. .length = 8,
  222. },
  223. [BLUE] = {
  224. .offset = 0,
  225. .length = 8,
  226. },
  227. [TRANSP] = { /* no support for transparency */
  228. .length = 0,
  229. }
  230. };
  231. static inline unsigned chan_to_field(unsigned chan, struct fb_bitfield *bf)
  232. {
  233. chan &= 0xffff;
  234. chan >>= 16 - bf->length;
  235. return chan << bf->offset;
  236. }
  237. static int mxsfb_check_var(struct fb_var_screeninfo *var,
  238. struct fb_info *fb_info)
  239. {
  240. struct mxsfb_info *host = fb_info->par;
  241. const struct fb_bitfield *rgb = NULL;
  242. if (var->xres < MIN_XRES)
  243. var->xres = MIN_XRES;
  244. if (var->yres < MIN_YRES)
  245. var->yres = MIN_YRES;
  246. var->xres_virtual = var->xres;
  247. var->yres_virtual = var->yres;
  248. switch (var->bits_per_pixel) {
  249. case 16:
  250. /* always expect RGB 565 */
  251. rgb = def_rgb565;
  252. break;
  253. case 32:
  254. switch (host->ld_intf_width) {
  255. case STMLCDIF_8BIT:
  256. pr_debug("Unsupported LCD bus width mapping\n");
  257. break;
  258. case STMLCDIF_16BIT:
  259. case STMLCDIF_18BIT:
  260. case STMLCDIF_24BIT:
  261. /* real 24 bit */
  262. rgb = def_rgb888;
  263. break;
  264. }
  265. break;
  266. default:
  267. pr_err("Unsupported colour depth: %u\n", var->bits_per_pixel);
  268. return -EINVAL;
  269. }
  270. /*
  271. * Copy the RGB parameters for this display
  272. * from the machine specific parameters.
  273. */
  274. var->red = rgb[RED];
  275. var->green = rgb[GREEN];
  276. var->blue = rgb[BLUE];
  277. var->transp = rgb[TRANSP];
  278. return 0;
  279. }
  280. static inline void mxsfb_enable_axi_clk(struct mxsfb_info *host)
  281. {
  282. if (host->clk_axi)
  283. clk_prepare_enable(host->clk_axi);
  284. }
  285. static inline void mxsfb_disable_axi_clk(struct mxsfb_info *host)
  286. {
  287. if (host->clk_axi)
  288. clk_disable_unprepare(host->clk_axi);
  289. }
  290. static void mxsfb_enable_controller(struct fb_info *fb_info)
  291. {
  292. struct mxsfb_info *host = fb_info->par;
  293. u32 reg;
  294. int ret;
  295. dev_dbg(&host->pdev->dev, "%s\n", __func__);
  296. if (host->reg_lcd) {
  297. ret = regulator_enable(host->reg_lcd);
  298. if (ret) {
  299. dev_err(&host->pdev->dev,
  300. "lcd regulator enable failed: %d\n", ret);
  301. return;
  302. }
  303. }
  304. if (host->clk_disp_axi)
  305. clk_prepare_enable(host->clk_disp_axi);
  306. clk_prepare_enable(host->clk);
  307. clk_set_rate(host->clk, PICOS2KHZ(fb_info->var.pixclock) * 1000U);
  308. mxsfb_enable_axi_clk(host);
  309. /* if it was disabled, re-enable the mode again */
  310. writel(CTRL_DOTCLK_MODE, host->base + LCDC_CTRL + REG_SET);
  311. /* enable the SYNC signals first, then the DMA engine */
  312. reg = readl(host->base + LCDC_VDCTRL4);
  313. reg |= VDCTRL4_SYNC_SIGNALS_ON;
  314. writel(reg, host->base + LCDC_VDCTRL4);
  315. writel(CTRL_RUN, host->base + LCDC_CTRL + REG_SET);
  316. host->enabled = 1;
  317. }
  318. static void mxsfb_disable_controller(struct fb_info *fb_info)
  319. {
  320. struct mxsfb_info *host = fb_info->par;
  321. unsigned loop;
  322. u32 reg;
  323. int ret;
  324. dev_dbg(&host->pdev->dev, "%s\n", __func__);
  325. /*
  326. * Even if we disable the controller here, it will still continue
  327. * until its FIFOs are running out of data
  328. */
  329. writel(CTRL_DOTCLK_MODE, host->base + LCDC_CTRL + REG_CLR);
  330. loop = 1000;
  331. while (loop) {
  332. reg = readl(host->base + LCDC_CTRL);
  333. if (!(reg & CTRL_RUN))
  334. break;
  335. loop--;
  336. }
  337. reg = readl(host->base + LCDC_VDCTRL4);
  338. writel(reg & ~VDCTRL4_SYNC_SIGNALS_ON, host->base + LCDC_VDCTRL4);
  339. mxsfb_disable_axi_clk(host);
  340. clk_disable_unprepare(host->clk);
  341. if (host->clk_disp_axi)
  342. clk_disable_unprepare(host->clk_disp_axi);
  343. host->enabled = 0;
  344. if (host->reg_lcd) {
  345. ret = regulator_disable(host->reg_lcd);
  346. if (ret)
  347. dev_err(&host->pdev->dev,
  348. "lcd regulator disable failed: %d\n", ret);
  349. }
  350. }
  351. static int mxsfb_set_par(struct fb_info *fb_info)
  352. {
  353. struct mxsfb_info *host = fb_info->par;
  354. u32 ctrl, vdctrl0, vdctrl4;
  355. int line_size, fb_size;
  356. int reenable = 0;
  357. line_size = fb_info->var.xres * (fb_info->var.bits_per_pixel >> 3);
  358. fb_size = fb_info->var.yres_virtual * line_size;
  359. if (fb_size > fb_info->fix.smem_len)
  360. return -ENOMEM;
  361. fb_info->fix.line_length = line_size;
  362. /*
  363. * It seems, you can't re-program the controller if it is still running.
  364. * This may lead into shifted pictures (FIFO issue?).
  365. * So, first stop the controller and drain its FIFOs
  366. */
  367. if (host->enabled) {
  368. reenable = 1;
  369. mxsfb_disable_controller(fb_info);
  370. }
  371. mxsfb_enable_axi_clk(host);
  372. /* clear the FIFOs */
  373. writel(CTRL1_FIFO_CLEAR, host->base + LCDC_CTRL1 + REG_SET);
  374. ctrl = CTRL_BYPASS_COUNT | CTRL_MASTER |
  375. CTRL_SET_BUS_WIDTH(host->ld_intf_width);
  376. switch (fb_info->var.bits_per_pixel) {
  377. case 16:
  378. dev_dbg(&host->pdev->dev, "Setting up RGB565 mode\n");
  379. ctrl |= CTRL_SET_WORD_LENGTH(0);
  380. writel(CTRL1_SET_BYTE_PACKAGING(0xf), host->base + LCDC_CTRL1);
  381. break;
  382. case 32:
  383. dev_dbg(&host->pdev->dev, "Setting up RGB888/666 mode\n");
  384. ctrl |= CTRL_SET_WORD_LENGTH(3);
  385. switch (host->ld_intf_width) {
  386. case STMLCDIF_8BIT:
  387. mxsfb_disable_axi_clk(host);
  388. dev_err(&host->pdev->dev,
  389. "Unsupported LCD bus width mapping\n");
  390. return -EINVAL;
  391. case STMLCDIF_16BIT:
  392. case STMLCDIF_18BIT:
  393. case STMLCDIF_24BIT:
  394. /* real 24 bit */
  395. break;
  396. }
  397. /* do not use packed pixels = one pixel per word instead */
  398. writel(CTRL1_SET_BYTE_PACKAGING(0x7), host->base + LCDC_CTRL1);
  399. break;
  400. default:
  401. mxsfb_disable_axi_clk(host);
  402. dev_err(&host->pdev->dev, "Unhandled color depth of %u\n",
  403. fb_info->var.bits_per_pixel);
  404. return -EINVAL;
  405. }
  406. writel(ctrl, host->base + LCDC_CTRL);
  407. writel(TRANSFER_COUNT_SET_VCOUNT(fb_info->var.yres) |
  408. TRANSFER_COUNT_SET_HCOUNT(fb_info->var.xres),
  409. host->base + host->devdata->transfer_count);
  410. vdctrl0 = VDCTRL0_ENABLE_PRESENT | /* always in DOTCLOCK mode */
  411. VDCTRL0_VSYNC_PERIOD_UNIT |
  412. VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
  413. VDCTRL0_SET_VSYNC_PULSE_WIDTH(fb_info->var.vsync_len);
  414. if (fb_info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  415. vdctrl0 |= VDCTRL0_HSYNC_ACT_HIGH;
  416. if (fb_info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  417. vdctrl0 |= VDCTRL0_VSYNC_ACT_HIGH;
  418. if (host->sync & MXSFB_SYNC_DATA_ENABLE_HIGH_ACT)
  419. vdctrl0 |= VDCTRL0_ENABLE_ACT_HIGH;
  420. if (host->sync & MXSFB_SYNC_DOTCLK_FALLING_ACT)
  421. vdctrl0 |= VDCTRL0_DOTCLK_ACT_FALLING;
  422. writel(vdctrl0, host->base + LCDC_VDCTRL0);
  423. /* frame length in lines */
  424. writel(fb_info->var.upper_margin + fb_info->var.vsync_len +
  425. fb_info->var.lower_margin + fb_info->var.yres,
  426. host->base + LCDC_VDCTRL1);
  427. /* line length in units of clocks or pixels */
  428. writel(set_hsync_pulse_width(host, fb_info->var.hsync_len) |
  429. VDCTRL2_SET_HSYNC_PERIOD(fb_info->var.left_margin +
  430. fb_info->var.hsync_len + fb_info->var.right_margin +
  431. fb_info->var.xres),
  432. host->base + LCDC_VDCTRL2);
  433. writel(SET_HOR_WAIT_CNT(fb_info->var.left_margin +
  434. fb_info->var.hsync_len) |
  435. SET_VERT_WAIT_CNT(fb_info->var.upper_margin +
  436. fb_info->var.vsync_len),
  437. host->base + LCDC_VDCTRL3);
  438. vdctrl4 = SET_DOTCLK_H_VALID_DATA_CNT(fb_info->var.xres);
  439. if (mxsfb_is_v4(host))
  440. vdctrl4 |= VDCTRL4_SET_DOTCLK_DLY(host->dotclk_delay);
  441. writel(vdctrl4, host->base + LCDC_VDCTRL4);
  442. writel(fb_info->fix.smem_start +
  443. fb_info->fix.line_length * fb_info->var.yoffset,
  444. host->base + host->devdata->next_buf);
  445. mxsfb_disable_axi_clk(host);
  446. if (reenable)
  447. mxsfb_enable_controller(fb_info);
  448. return 0;
  449. }
  450. static int mxsfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  451. u_int transp, struct fb_info *fb_info)
  452. {
  453. unsigned int val;
  454. int ret = -EINVAL;
  455. /*
  456. * If greyscale is true, then we convert the RGB value
  457. * to greyscale no matter what visual we are using.
  458. */
  459. if (fb_info->var.grayscale)
  460. red = green = blue = (19595 * red + 38470 * green +
  461. 7471 * blue) >> 16;
  462. switch (fb_info->fix.visual) {
  463. case FB_VISUAL_TRUECOLOR:
  464. /*
  465. * 12 or 16-bit True Colour. We encode the RGB value
  466. * according to the RGB bitfield information.
  467. */
  468. if (regno < 16) {
  469. u32 *pal = fb_info->pseudo_palette;
  470. val = chan_to_field(red, &fb_info->var.red);
  471. val |= chan_to_field(green, &fb_info->var.green);
  472. val |= chan_to_field(blue, &fb_info->var.blue);
  473. pal[regno] = val;
  474. ret = 0;
  475. }
  476. break;
  477. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  478. case FB_VISUAL_PSEUDOCOLOR:
  479. break;
  480. }
  481. return ret;
  482. }
  483. static int mxsfb_blank(int blank, struct fb_info *fb_info)
  484. {
  485. struct mxsfb_info *host = fb_info->par;
  486. switch (blank) {
  487. case FB_BLANK_POWERDOWN:
  488. case FB_BLANK_VSYNC_SUSPEND:
  489. case FB_BLANK_HSYNC_SUSPEND:
  490. case FB_BLANK_NORMAL:
  491. if (host->enabled)
  492. mxsfb_disable_controller(fb_info);
  493. break;
  494. case FB_BLANK_UNBLANK:
  495. if (!host->enabled)
  496. mxsfb_enable_controller(fb_info);
  497. break;
  498. }
  499. return 0;
  500. }
  501. static int mxsfb_pan_display(struct fb_var_screeninfo *var,
  502. struct fb_info *fb_info)
  503. {
  504. struct mxsfb_info *host = fb_info->par;
  505. unsigned offset;
  506. if (var->xoffset != 0)
  507. return -EINVAL;
  508. offset = fb_info->fix.line_length * var->yoffset;
  509. mxsfb_enable_axi_clk(host);
  510. /* update on next VSYNC */
  511. writel(fb_info->fix.smem_start + offset,
  512. host->base + host->devdata->next_buf);
  513. mxsfb_disable_axi_clk(host);
  514. return 0;
  515. }
  516. static struct fb_ops mxsfb_ops = {
  517. .owner = THIS_MODULE,
  518. .fb_check_var = mxsfb_check_var,
  519. .fb_set_par = mxsfb_set_par,
  520. .fb_setcolreg = mxsfb_setcolreg,
  521. .fb_blank = mxsfb_blank,
  522. .fb_pan_display = mxsfb_pan_display,
  523. .fb_fillrect = cfb_fillrect,
  524. .fb_copyarea = cfb_copyarea,
  525. .fb_imageblit = cfb_imageblit,
  526. };
  527. static int mxsfb_restore_mode(struct fb_info *fb_info,
  528. struct fb_videomode *vmode)
  529. {
  530. struct mxsfb_info *host = fb_info->par;
  531. unsigned line_count;
  532. unsigned period;
  533. unsigned long pa, fbsize;
  534. int bits_per_pixel, ofs, ret = 0;
  535. u32 transfer_count, vdctrl0, vdctrl2, vdctrl3, vdctrl4, ctrl;
  536. mxsfb_enable_axi_clk(host);
  537. /* Only restore the mode when the controller is running */
  538. ctrl = readl(host->base + LCDC_CTRL);
  539. if (!(ctrl & CTRL_RUN)) {
  540. ret = -EINVAL;
  541. goto err;
  542. }
  543. vdctrl0 = readl(host->base + LCDC_VDCTRL0);
  544. vdctrl2 = readl(host->base + LCDC_VDCTRL2);
  545. vdctrl3 = readl(host->base + LCDC_VDCTRL3);
  546. vdctrl4 = readl(host->base + LCDC_VDCTRL4);
  547. transfer_count = readl(host->base + host->devdata->transfer_count);
  548. vmode->xres = TRANSFER_COUNT_GET_HCOUNT(transfer_count);
  549. vmode->yres = TRANSFER_COUNT_GET_VCOUNT(transfer_count);
  550. switch (CTRL_GET_WORD_LENGTH(ctrl)) {
  551. case 0:
  552. bits_per_pixel = 16;
  553. break;
  554. case 3:
  555. bits_per_pixel = 32;
  556. break;
  557. case 1:
  558. default:
  559. ret = -EINVAL;
  560. goto err;
  561. }
  562. fb_info->var.bits_per_pixel = bits_per_pixel;
  563. vmode->pixclock = KHZ2PICOS(clk_get_rate(host->clk) / 1000U);
  564. vmode->hsync_len = get_hsync_pulse_width(host, vdctrl2);
  565. vmode->left_margin = GET_HOR_WAIT_CNT(vdctrl3) - vmode->hsync_len;
  566. vmode->right_margin = VDCTRL2_GET_HSYNC_PERIOD(vdctrl2) -
  567. vmode->hsync_len - vmode->left_margin - vmode->xres;
  568. vmode->vsync_len = VDCTRL0_GET_VSYNC_PULSE_WIDTH(vdctrl0);
  569. period = readl(host->base + LCDC_VDCTRL1);
  570. vmode->upper_margin = GET_VERT_WAIT_CNT(vdctrl3) - vmode->vsync_len;
  571. vmode->lower_margin = period - vmode->vsync_len -
  572. vmode->upper_margin - vmode->yres;
  573. vmode->vmode = FB_VMODE_NONINTERLACED;
  574. vmode->sync = 0;
  575. if (vdctrl0 & VDCTRL0_HSYNC_ACT_HIGH)
  576. vmode->sync |= FB_SYNC_HOR_HIGH_ACT;
  577. if (vdctrl0 & VDCTRL0_VSYNC_ACT_HIGH)
  578. vmode->sync |= FB_SYNC_VERT_HIGH_ACT;
  579. pr_debug("Reconstructed video mode:\n");
  580. pr_debug("%dx%d, hsync: %u left: %u, right: %u, vsync: %u, upper: %u, lower: %u\n",
  581. vmode->xres, vmode->yres, vmode->hsync_len, vmode->left_margin,
  582. vmode->right_margin, vmode->vsync_len, vmode->upper_margin,
  583. vmode->lower_margin);
  584. pr_debug("pixclk: %ldkHz\n", PICOS2KHZ(vmode->pixclock));
  585. host->ld_intf_width = CTRL_GET_BUS_WIDTH(ctrl);
  586. host->dotclk_delay = VDCTRL4_GET_DOTCLK_DLY(vdctrl4);
  587. fb_info->fix.line_length = vmode->xres * (bits_per_pixel >> 3);
  588. pa = readl(host->base + host->devdata->cur_buf);
  589. fbsize = fb_info->fix.line_length * vmode->yres;
  590. if (pa < fb_info->fix.smem_start) {
  591. ret = -EINVAL;
  592. goto err;
  593. }
  594. if (pa + fbsize > fb_info->fix.smem_start + fb_info->fix.smem_len) {
  595. ret = -EINVAL;
  596. goto err;
  597. }
  598. ofs = pa - fb_info->fix.smem_start;
  599. if (ofs) {
  600. memmove(fb_info->screen_base, fb_info->screen_base + ofs, fbsize);
  601. writel(fb_info->fix.smem_start, host->base + host->devdata->next_buf);
  602. }
  603. line_count = fb_info->fix.smem_len / fb_info->fix.line_length;
  604. fb_info->fix.ypanstep = 1;
  605. clk_prepare_enable(host->clk);
  606. host->enabled = 1;
  607. err:
  608. if (ret)
  609. mxsfb_disable_axi_clk(host);
  610. return ret;
  611. }
  612. static int mxsfb_init_fbinfo_dt(struct fb_info *fb_info,
  613. struct fb_videomode *vmode)
  614. {
  615. struct mxsfb_info *host = fb_info->par;
  616. struct fb_var_screeninfo *var = &fb_info->var;
  617. struct device *dev = &host->pdev->dev;
  618. struct device_node *np = host->pdev->dev.of_node;
  619. struct device_node *display_np;
  620. struct videomode vm;
  621. u32 width;
  622. int ret;
  623. display_np = of_parse_phandle(np, "display", 0);
  624. if (!display_np) {
  625. dev_err(dev, "failed to find display phandle\n");
  626. return -ENOENT;
  627. }
  628. ret = of_property_read_u32(display_np, "bus-width", &width);
  629. if (ret < 0) {
  630. dev_err(dev, "failed to get property bus-width\n");
  631. goto put_display_node;
  632. }
  633. switch (width) {
  634. case 8:
  635. host->ld_intf_width = STMLCDIF_8BIT;
  636. break;
  637. case 16:
  638. host->ld_intf_width = STMLCDIF_16BIT;
  639. break;
  640. case 18:
  641. host->ld_intf_width = STMLCDIF_18BIT;
  642. break;
  643. case 24:
  644. host->ld_intf_width = STMLCDIF_24BIT;
  645. break;
  646. default:
  647. dev_err(dev, "invalid bus-width value\n");
  648. ret = -EINVAL;
  649. goto put_display_node;
  650. }
  651. ret = of_property_read_u32(display_np, "bits-per-pixel",
  652. &var->bits_per_pixel);
  653. if (ret < 0) {
  654. dev_err(dev, "failed to get property bits-per-pixel\n");
  655. goto put_display_node;
  656. }
  657. ret = of_get_videomode(display_np, &vm, OF_USE_NATIVE_MODE);
  658. if (ret) {
  659. dev_err(dev, "failed to get videomode from DT\n");
  660. goto put_display_node;
  661. }
  662. ret = fb_videomode_from_videomode(&vm, vmode);
  663. if (ret < 0)
  664. goto put_display_node;
  665. if (vm.flags & DISPLAY_FLAGS_DE_HIGH)
  666. host->sync |= MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  667. /*
  668. * The PIXDATA flags of the display_flags enum are controller
  669. * centric, e.g. NEGEDGE means drive data on negative edge.
  670. * However, the drivers flag is display centric: Sample the
  671. * data on negative (falling) edge. Therefore, check for the
  672. * POSEDGE flag:
  673. * drive on positive edge => sample on negative edge
  674. */
  675. if (vm.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
  676. host->sync |= MXSFB_SYNC_DOTCLK_FALLING_ACT;
  677. put_display_node:
  678. of_node_put(display_np);
  679. return ret;
  680. }
  681. static int mxsfb_init_fbinfo(struct fb_info *fb_info,
  682. struct fb_videomode *vmode)
  683. {
  684. int ret;
  685. struct mxsfb_info *host = fb_info->par;
  686. struct device *dev = &host->pdev->dev;
  687. struct fb_var_screeninfo *var = &fb_info->var;
  688. dma_addr_t fb_phys;
  689. void *fb_virt;
  690. unsigned fb_size;
  691. fb_info->fbops = &mxsfb_ops;
  692. fb_info->flags = FBINFO_FLAG_DEFAULT | FBINFO_READS_FAST;
  693. strlcpy(fb_info->fix.id, "mxs", sizeof(fb_info->fix.id));
  694. fb_info->fix.type = FB_TYPE_PACKED_PIXELS;
  695. fb_info->fix.ypanstep = 1;
  696. fb_info->fix.visual = FB_VISUAL_TRUECOLOR,
  697. fb_info->fix.accel = FB_ACCEL_NONE;
  698. ret = mxsfb_init_fbinfo_dt(fb_info, vmode);
  699. if (ret)
  700. return ret;
  701. var->nonstd = 0;
  702. var->activate = FB_ACTIVATE_NOW;
  703. var->accel_flags = 0;
  704. var->vmode = FB_VMODE_NONINTERLACED;
  705. /* Memory allocation for framebuffer */
  706. fb_size = SZ_2M;
  707. fb_virt = dma_alloc_wc(dev, PAGE_ALIGN(fb_size), &fb_phys, GFP_KERNEL);
  708. if (!fb_virt)
  709. return -ENOMEM;
  710. fb_info->fix.smem_start = fb_phys;
  711. fb_info->screen_base = fb_virt;
  712. fb_info->screen_size = fb_info->fix.smem_len = fb_size;
  713. if (mxsfb_restore_mode(fb_info, vmode))
  714. memset(fb_virt, 0, fb_size);
  715. return 0;
  716. }
  717. static void mxsfb_free_videomem(struct fb_info *fb_info)
  718. {
  719. struct mxsfb_info *host = fb_info->par;
  720. struct device *dev = &host->pdev->dev;
  721. dma_free_wc(dev, fb_info->screen_size, fb_info->screen_base,
  722. fb_info->fix.smem_start);
  723. }
  724. static const struct platform_device_id mxsfb_devtype[] = {
  725. {
  726. .name = "imx23-fb",
  727. .driver_data = MXSFB_V3,
  728. }, {
  729. .name = "imx28-fb",
  730. .driver_data = MXSFB_V4,
  731. }, {
  732. /* sentinel */
  733. }
  734. };
  735. MODULE_DEVICE_TABLE(platform, mxsfb_devtype);
  736. static const struct of_device_id mxsfb_dt_ids[] = {
  737. { .compatible = "fsl,imx23-lcdif", .data = &mxsfb_devtype[0], },
  738. { .compatible = "fsl,imx28-lcdif", .data = &mxsfb_devtype[1], },
  739. { /* sentinel */ }
  740. };
  741. MODULE_DEVICE_TABLE(of, mxsfb_dt_ids);
  742. static int mxsfb_probe(struct platform_device *pdev)
  743. {
  744. const struct of_device_id *of_id =
  745. of_match_device(mxsfb_dt_ids, &pdev->dev);
  746. struct resource *res;
  747. struct mxsfb_info *host;
  748. struct fb_info *fb_info;
  749. struct fb_videomode *mode;
  750. int ret;
  751. if (of_id)
  752. pdev->id_entry = of_id->data;
  753. fb_info = framebuffer_alloc(sizeof(struct mxsfb_info), &pdev->dev);
  754. if (!fb_info) {
  755. dev_err(&pdev->dev, "Failed to allocate fbdev\n");
  756. return -ENOMEM;
  757. }
  758. mode = devm_kzalloc(&pdev->dev, sizeof(struct fb_videomode),
  759. GFP_KERNEL);
  760. if (mode == NULL)
  761. return -ENOMEM;
  762. host = fb_info->par;
  763. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  764. host->base = devm_ioremap_resource(&pdev->dev, res);
  765. if (IS_ERR(host->base)) {
  766. ret = PTR_ERR(host->base);
  767. goto fb_release;
  768. }
  769. host->pdev = pdev;
  770. platform_set_drvdata(pdev, host);
  771. host->devdata = &mxsfb_devdata[pdev->id_entry->driver_data];
  772. host->clk = devm_clk_get(&host->pdev->dev, NULL);
  773. if (IS_ERR(host->clk)) {
  774. ret = PTR_ERR(host->clk);
  775. goto fb_release;
  776. }
  777. host->clk_axi = devm_clk_get(&host->pdev->dev, "axi");
  778. if (IS_ERR(host->clk_axi))
  779. host->clk_axi = NULL;
  780. host->clk_disp_axi = devm_clk_get(&host->pdev->dev, "disp_axi");
  781. if (IS_ERR(host->clk_disp_axi))
  782. host->clk_disp_axi = NULL;
  783. host->reg_lcd = devm_regulator_get(&pdev->dev, "lcd");
  784. if (IS_ERR(host->reg_lcd))
  785. host->reg_lcd = NULL;
  786. fb_info->pseudo_palette = devm_kcalloc(&pdev->dev, 16, sizeof(u32),
  787. GFP_KERNEL);
  788. if (!fb_info->pseudo_palette) {
  789. ret = -ENOMEM;
  790. goto fb_release;
  791. }
  792. ret = mxsfb_init_fbinfo(fb_info, mode);
  793. if (ret != 0)
  794. goto fb_release;
  795. fb_videomode_to_var(&fb_info->var, mode);
  796. /* init the color fields */
  797. mxsfb_check_var(&fb_info->var, fb_info);
  798. platform_set_drvdata(pdev, fb_info);
  799. ret = register_framebuffer(fb_info);
  800. if (ret != 0) {
  801. dev_err(&pdev->dev,"Failed to register framebuffer\n");
  802. goto fb_destroy;
  803. }
  804. if (!host->enabled) {
  805. mxsfb_enable_axi_clk(host);
  806. writel(0, host->base + LCDC_CTRL);
  807. mxsfb_disable_axi_clk(host);
  808. mxsfb_set_par(fb_info);
  809. mxsfb_enable_controller(fb_info);
  810. }
  811. dev_info(&pdev->dev, "initialized\n");
  812. return 0;
  813. fb_destroy:
  814. if (host->enabled)
  815. clk_disable_unprepare(host->clk);
  816. fb_release:
  817. framebuffer_release(fb_info);
  818. return ret;
  819. }
  820. static int mxsfb_remove(struct platform_device *pdev)
  821. {
  822. struct fb_info *fb_info = platform_get_drvdata(pdev);
  823. struct mxsfb_info *host = fb_info->par;
  824. if (host->enabled)
  825. mxsfb_disable_controller(fb_info);
  826. unregister_framebuffer(fb_info);
  827. mxsfb_free_videomem(fb_info);
  828. framebuffer_release(fb_info);
  829. return 0;
  830. }
  831. static void mxsfb_shutdown(struct platform_device *pdev)
  832. {
  833. struct fb_info *fb_info = platform_get_drvdata(pdev);
  834. struct mxsfb_info *host = fb_info->par;
  835. mxsfb_enable_axi_clk(host);
  836. /*
  837. * Force stop the LCD controller as keeping it running during reboot
  838. * might interfere with the BootROM's boot mode pads sampling.
  839. */
  840. writel(CTRL_RUN, host->base + LCDC_CTRL + REG_CLR);
  841. mxsfb_disable_axi_clk(host);
  842. }
  843. static struct platform_driver mxsfb_driver = {
  844. .probe = mxsfb_probe,
  845. .remove = mxsfb_remove,
  846. .shutdown = mxsfb_shutdown,
  847. .id_table = mxsfb_devtype,
  848. .driver = {
  849. .name = DRIVER_NAME,
  850. .of_match_table = mxsfb_dt_ids,
  851. },
  852. };
  853. module_platform_driver(mxsfb_driver);
  854. MODULE_DESCRIPTION("Freescale mxs framebuffer driver");
  855. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  856. MODULE_LICENSE("GPL");