clock.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. #include <common.h>
  2. DECLARE_GLOBAL_DATA_PTR;
  3. #define MHZ (1000*1000)
  4. #if defined(CONFIG_ARK1668FAMILY)
  5. #define rSYS_CLK_SEL *((volatile unsigned int *)(0xe4900040))
  6. #define rSYS_DEVICE_CLK_CFG3 *((volatile unsigned int *)(0xe490006c))
  7. #define rSYS_PLLRFCK_CTL *((volatile unsigned int *)(0xe490014c))
  8. #define rSYS_CPUPLL_CFG *((volatile unsigned int *)(0xe4900150))
  9. #define rSYS_SYSPLL_CFG *((volatile unsigned int *)(0xe4900154))
  10. #define rSYS_AUDPLL_CFG *((volatile unsigned int *)(0xe4900158))
  11. static unsigned int ark_get_cpupll_clk(void)
  12. {
  13. unsigned int refclk_sel = (rSYS_PLLRFCK_CTL >> 0) & 1;
  14. unsigned int cpupll = rSYS_CPUPLL_CFG;
  15. unsigned int refclk;
  16. if (refclk_sel)
  17. refclk = 12000000;
  18. else
  19. refclk = 6000000;
  20. return (refclk * (cpupll & 0xFF)) / (1 << ((cpupll >> 12) & 0x3));
  21. }
  22. static unsigned int ark_get_audiopll_clk(void)
  23. {
  24. unsigned int refclk_sel = (rSYS_PLLRFCK_CTL >> 6) & 1;
  25. unsigned int cpupll = rSYS_AUDPLL_CFG;
  26. unsigned int refclk;
  27. if (refclk_sel)
  28. refclk = 12000000;
  29. else
  30. refclk = 6000000;
  31. return (refclk * (cpupll & 0xFF)) / (1 << ((cpupll >> 12) & 0x3));
  32. }
  33. unsigned long ark_get_syspll_clk(void)
  34. {
  35. unsigned int refclk_sel = (rSYS_PLLRFCK_CTL >> 3) & 1;
  36. unsigned int cpupll = rSYS_SYSPLL_CFG;
  37. unsigned int refclk;
  38. if (refclk_sel)
  39. refclk = 12000000;
  40. else
  41. refclk = 6000000;
  42. return (unsigned long)((refclk * (cpupll & 0xFF)) / (1 << ((cpupll >> 12) & 0x3)));
  43. }
  44. unsigned long ark_get_cpu_clock(void)
  45. {
  46. unsigned int clksel = (rSYS_CLK_SEL >> 19) & 7;
  47. unsigned int div = (rSYS_CLK_SEL >> 22) & 7;
  48. unsigned int clk_src;
  49. switch (clksel) {
  50. case 0:
  51. clk_src = ark_get_cpupll_clk();
  52. break;
  53. default:
  54. clk_src = 24000000;
  55. break;
  56. }
  57. return (unsigned long)(clk_src / (div ? div : 1));
  58. }
  59. unsigned long ark_get_axi_clock(void)
  60. {
  61. unsigned int clksel = (rSYS_CLK_SEL >> 9) & 0xF;
  62. unsigned int div = (rSYS_CLK_SEL >> 13) & 7;
  63. unsigned int div2 = (rSYS_CLK_SEL >> 16) & 2;
  64. unsigned int clk_src;
  65. switch (clksel) {
  66. case 0:
  67. clk_src = ark_get_cpupll_clk();
  68. break;
  69. case 1:
  70. clk_src = ark_get_syspll_clk();
  71. break;
  72. default:
  73. clk_src = 24000000;
  74. break;
  75. }
  76. return (unsigned long)(clk_src / (div ? div : 1) / (1 << div2));
  77. }
  78. unsigned long ark_get_ahb_clock(void)
  79. {
  80. unsigned int clksel = (rSYS_CLK_SEL >> 2) & 0xF;
  81. unsigned int div = (rSYS_CLK_SEL >> 6) & 7;
  82. unsigned int clk_src;
  83. switch (clksel) {
  84. case 0:
  85. clk_src = ark_get_cpupll_clk();
  86. break;
  87. case 1:
  88. clk_src = ark_get_syspll_clk();
  89. break;
  90. default:
  91. clk_src = 24000000;
  92. break;
  93. }
  94. return (unsigned long)(clk_src / (div ? div : 1));
  95. }
  96. unsigned long ark_get_apb_clock(void)
  97. {
  98. unsigned int div = (rSYS_CLK_SEL >> 0) & 3;
  99. return ark_get_ahb_clock() / (1 << div);
  100. }
  101. unsigned long ark_get_ddr_clock(void)
  102. {
  103. unsigned int clksel = (rSYS_DEVICE_CLK_CFG3 >> 18) & 0xF;
  104. unsigned int clk_src;
  105. switch (clksel) {
  106. case 0:
  107. clk_src = ark_get_cpupll_clk();
  108. break;
  109. case 1:
  110. clk_src = ark_get_syspll_clk();
  111. break;
  112. case 2:
  113. clk_src = ark_get_audiopll_clk();
  114. break;
  115. default:
  116. clk_src = 24000000;
  117. break;
  118. }
  119. return (unsigned long)clk_src;
  120. }
  121. #elif defined(CONFIG_ARKN141FAMILY)
  122. #define rSYS_CLK_SEL *((volatile unsigned int *)(0x40408040))
  123. #define rSYS_PLLRFCK_CTL *((volatile unsigned int *)(0x4040814c))
  124. #define rSYS_CPUPLL_CFG *((volatile unsigned int *)(0x40408150))
  125. #define rSYS_SYSPLL_CFG *((volatile unsigned int *)(0x40408154))
  126. #define rSYS_AUDPLL_CFG *((volatile unsigned int *)(0x40408158))
  127. static unsigned int ark_get_cpupll_clk(void)
  128. {
  129. unsigned int refclk_sel = (rSYS_PLLRFCK_CTL >> 0) & 1;
  130. unsigned int cpupll = rSYS_CPUPLL_CFG;
  131. unsigned int refclk;
  132. if (refclk_sel)
  133. refclk = 12000000;
  134. else
  135. refclk = 6000000;
  136. return (refclk * (cpupll & 0xFF)) / (1 << ((cpupll >> 12) & 0x3));
  137. }
  138. static unsigned int ark_get_audiopll_clk(void)
  139. {
  140. unsigned int refclk_sel = (rSYS_PLLRFCK_CTL >> 6) & 1;
  141. unsigned int cpupll = rSYS_AUDPLL_CFG;
  142. unsigned int refclk;
  143. if (refclk_sel)
  144. refclk = 12000000;
  145. else
  146. refclk = 6000000;
  147. return (refclk * (cpupll & 0xFF)) / (1 << ((cpupll >> 12) & 0x3));
  148. }
  149. unsigned long ark_get_syspll_clk(void)
  150. {
  151. unsigned int refclk_sel = (rSYS_PLLRFCK_CTL >> 3) & 1;
  152. unsigned int cpupll = rSYS_SYSPLL_CFG;
  153. unsigned int refclk;
  154. if (refclk_sel)
  155. refclk = 12000000;
  156. else
  157. refclk = 6000000;
  158. return (unsigned long)((refclk * (cpupll & 0xFF)) / (1 << ((cpupll >> 12) & 0x3)));
  159. }
  160. unsigned long ark_get_cpu_clock(void)
  161. {
  162. unsigned int clksel = (rSYS_CLK_SEL >> 25) & 7;
  163. unsigned int div = ((rSYS_CLK_SEL >> 28) & 7) + 1;
  164. unsigned int clk_src;
  165. switch (clksel) {
  166. case 0:
  167. clk_src = ark_get_cpupll_clk();
  168. break;
  169. case 1:
  170. clk_src = 32768;
  171. break;
  172. case 2:
  173. clk_src = ark_get_syspll_clk();
  174. break;
  175. default:
  176. clk_src = 24000000;
  177. break;
  178. }
  179. return (unsigned long)(clk_src / div);
  180. }
  181. unsigned long ark_get_axi_clock(void)
  182. {
  183. unsigned int clksel = (rSYS_CLK_SEL >> 0) & 0x7;
  184. unsigned int div = ((rSYS_CLK_SEL >> 4) & 7) + 1;
  185. unsigned int clk_src;
  186. switch (clksel) {
  187. case 0:
  188. clk_src = ark_get_cpupll_clk();
  189. break;
  190. case 1:
  191. clk_src = ark_get_syspll_clk();
  192. break;
  193. case 2:
  194. clk_src = ark_get_audiopll_clk();
  195. break;
  196. default:
  197. clk_src = 24000000;
  198. break;
  199. }
  200. return (unsigned long)(clk_src / div);
  201. }
  202. unsigned long ark_get_ahb_clock(void)
  203. {
  204. unsigned int clksel = (rSYS_CLK_SEL >> 15) & 0x7;
  205. unsigned int div = ((rSYS_CLK_SEL >> 19) & 7) + 1;
  206. unsigned int clk_src;
  207. switch (clksel) {
  208. case 0:
  209. clk_src = ark_get_cpupll_clk();
  210. break;
  211. case 1:
  212. clk_src = ark_get_syspll_clk();
  213. break;
  214. case 2:
  215. clk_src = ark_get_audiopll_clk();
  216. break;
  217. default:
  218. clk_src = 24000000;
  219. break;
  220. }
  221. return (unsigned long)(clk_src / div);
  222. }
  223. unsigned long ark_get_apb_clock(void)
  224. {
  225. unsigned int div = (rSYS_CLK_SEL >> 23) & 3;
  226. return ark_get_ahb_clock() / (1 << div);
  227. }
  228. unsigned long ark_get_ddr_clock(void)
  229. {
  230. unsigned int clksel = (rSYS_CLK_SEL >> 8) & 0xF;
  231. unsigned int div = (rSYS_CLK_SEL >> 12) & 7;
  232. unsigned int clk_src;
  233. switch (clksel) {
  234. case 0:
  235. clk_src = ark_get_cpupll_clk();
  236. break;
  237. case 1:
  238. clk_src = ark_get_syspll_clk();
  239. break;
  240. case 2:
  241. clk_src = ark_get_audiopll_clk();
  242. break;
  243. default:
  244. clk_src = 24000000;
  245. break;
  246. }
  247. return (unsigned long)(clk_src / (div ? div : 1));
  248. }
  249. #elif defined(CONFIG_TARGET_ARK1668E_FPGA)
  250. unsigned long ark_get_cpu_clock(void)
  251. {
  252. return 24000000;
  253. }
  254. unsigned long ark_get_axi_clock(void)
  255. {
  256. return 24000000;
  257. }
  258. unsigned long ark_get_ddr_clock(void)
  259. {
  260. return 20000000;
  261. }
  262. unsigned long ark_get_timer_clock(void)
  263. {
  264. return 24000000;
  265. }
  266. unsigned long ark_get_syspll_clk(void)
  267. {
  268. return 24000000;
  269. }
  270. unsigned long ark_get_apb_clock(void)
  271. {
  272. return 24000000;
  273. }
  274. #elif defined(CONFIG_TARGET_ARKN141S_FPGA)
  275. unsigned long ark_get_cpu_clock(void)
  276. {
  277. return 24000000;
  278. }
  279. unsigned long ark_get_axi_clock(void)
  280. {
  281. return 24000000;
  282. }
  283. unsigned long ark_get_ddr_clock(void)
  284. {
  285. return 20000000;
  286. }
  287. unsigned long ark_get_timer_clock(void)
  288. {
  289. return 24000000;
  290. }
  291. unsigned long ark_get_syspll_clk(void)
  292. {
  293. return 24000000;
  294. }
  295. unsigned long ark_get_apb_clock(void)
  296. {
  297. return 24000000;
  298. }
  299. #elif defined(CONFIG_ARK1668EFAMILY)
  300. #define rSYS_CLK_SEL *((volatile unsigned int *)(0xe4900040))
  301. #define rSYS_CPUPLL_CFG_0 *((volatile unsigned int *)(0xe4900280))
  302. #define rSYS_CPUPLL_CFG_1 *((volatile unsigned int *)(0xe4900284))
  303. #define rSYS_LCDPLL_CFG_0 *((volatile unsigned int *)(0xe490028c))
  304. #define rSYS_LCDPLL_CFG_1 *((volatile unsigned int *)(0xe4900290))
  305. #define rSYS_AXIPLL_CFG_0 *((volatile unsigned int *)(0xe4900298))
  306. #define rSYS_AHBPLL_CFG_0 *((volatile unsigned int *)(0xe490029c))
  307. #define rSYS_APBPLL_CFG_0 *((volatile unsigned int *)(0xe49002a0))
  308. #define rSYS_DDRPLL_CFG_0 *((volatile unsigned int *)(0xe49002a8))
  309. #define rSYS_MACPLL_CFG_0 *((volatile unsigned int *)(0xe49002b4))
  310. #define XTAL_FREQ 24000000
  311. unsigned long ark_get_cpu_clock(void)
  312. {
  313. unsigned int fref = XTAL_FREQ;
  314. unsigned int nr, fint, fvco, nfx, nff, od, div;
  315. nr = (rSYS_CPUPLL_CFG_0 >> 15) & 0x7f;
  316. fint = fref / nr;
  317. nff = rSYS_CPUPLL_CFG_1 & 0x7fff;
  318. nfx = (rSYS_CPUPLL_CFG_1 >> 15) & 0x1ff;
  319. fvco = fint * nfx + (unsigned long long)fint * nff / 32768;
  320. od = (rSYS_CPUPLL_CFG_1 >> 24) & 7;
  321. div = ((rSYS_CLK_SEL >> 28) & 0xf) + 1;
  322. return fvco / (1 << od) / div;
  323. }
  324. unsigned long ark_get_lcdpll_clock(void)
  325. {
  326. unsigned int fref = XTAL_FREQ;
  327. unsigned int nr, fint, fvco, nfx, nff, od;
  328. nr = (rSYS_LCDPLL_CFG_0 >> 15) & 0x7f;
  329. fint = fref / nr;
  330. nff = rSYS_LCDPLL_CFG_1 & 0x7fff;
  331. nfx = (rSYS_LCDPLL_CFG_1 >> 15) & 0x1ff;
  332. fvco = fint * nfx + (unsigned long long)fint * nff / 32768;
  333. od = (rSYS_LCDPLL_CFG_1 >> 24) & 7;
  334. return fvco / (1 << od);
  335. }
  336. enum {
  337. ARK_PLL_AXI = 0,
  338. ARK_PLL_AHB,
  339. ARK_PLL_APB,
  340. ARK_PLL_MAC,
  341. ARK_PLL_DDR,
  342. ARK_PLL_XTAL,
  343. };
  344. unsigned long ark_get_pll_freq(int pll)
  345. {
  346. unsigned fref = XTAL_FREQ;
  347. unsigned ns, ms, ps;
  348. u32 val;
  349. switch (pll) {
  350. case ARK_PLL_AXI:
  351. val = rSYS_AXIPLL_CFG_0;
  352. break;
  353. case ARK_PLL_AHB:
  354. val = rSYS_AHBPLL_CFG_0;
  355. break;
  356. case ARK_PLL_APB:
  357. val = rSYS_APBPLL_CFG_0;
  358. break;
  359. case ARK_PLL_MAC:
  360. val = rSYS_MACPLL_CFG_0;
  361. break;
  362. case ARK_PLL_DDR:
  363. val = rSYS_DDRPLL_CFG_0;
  364. break;
  365. case ARK_PLL_XTAL:
  366. val = XTAL_FREQ;
  367. break;
  368. default:
  369. return 0;
  370. }
  371. ms = val & 0x7;
  372. ns = (val >> 3) & 0x1ff;
  373. ps = (val >> 12) & 0x1f;
  374. return fref / ms * ns / ps / 2;
  375. }
  376. unsigned long ark_get_axi_clock(void)
  377. {
  378. unsigned div;
  379. int pll = ARK_PLL_XTAL;
  380. switch ((rSYS_CLK_SEL >> 16) & 0xf) {
  381. case 0:
  382. pll = ARK_PLL_AHB;
  383. break;
  384. case 1:
  385. pll = ARK_PLL_AXI;
  386. break;
  387. case 2:
  388. pll = ARK_PLL_MAC;
  389. break;
  390. }
  391. div = ((rSYS_CLK_SEL >> 20) & 0xf) + 1;
  392. return ark_get_pll_freq(pll) / div;
  393. }
  394. unsigned long ark_get_ahb_clock(void)
  395. {
  396. unsigned div;
  397. int pll = ARK_PLL_XTAL;
  398. switch ((rSYS_CLK_SEL >> 8) & 0xf) {
  399. case 0:
  400. pll = ARK_PLL_AHB;
  401. break;
  402. case 1:
  403. pll = ARK_PLL_AXI;
  404. break;
  405. case 2:
  406. pll = ARK_PLL_MAC;
  407. break;
  408. }
  409. div = ((rSYS_CLK_SEL >> 12) & 0xf) + 1;
  410. return ark_get_pll_freq(pll) / div;
  411. }
  412. unsigned long ark_get_apb_clock(void)
  413. {
  414. unsigned div;
  415. int pll = ARK_PLL_XTAL;
  416. switch ((rSYS_CLK_SEL >> 0) & 0xf) {
  417. case 0:
  418. pll = ARK_PLL_APB;
  419. break;
  420. case 1:
  421. pll = ARK_PLL_AXI;
  422. break;
  423. case 2:
  424. pll = ARK_PLL_MAC;
  425. break;
  426. }
  427. div = ((rSYS_CLK_SEL >> 4) & 0xf) + 1;
  428. return ark_get_pll_freq(pll) / div;
  429. }
  430. unsigned long ark_get_ddr_clock(void)
  431. {
  432. return ark_get_pll_freq(ARK_PLL_DDR) * 2;
  433. }
  434. unsigned long ark_get_timer_clock(void)
  435. {
  436. return 24000000;
  437. }
  438. #elif defined(CONFIG_TARGET_AMT630H)
  439. unsigned long ark_get_cpu_clock(void)
  440. {
  441. return 496000000;
  442. }
  443. unsigned long ark_get_axi_clock(void)
  444. {
  445. return 480000000;
  446. }
  447. unsigned long ark_get_ddr_clock(void)
  448. {
  449. return 240000000;
  450. }
  451. unsigned long ark_get_timer_clock(void)
  452. {
  453. return 24000000;
  454. }
  455. unsigned long ark_get_syspll_clk(void)
  456. {
  457. return 240000000;
  458. }
  459. unsigned long ark_get_apb_clock(void)
  460. {
  461. return 120000000;
  462. }
  463. #endif
  464. int ark_clock_init(void)
  465. {
  466. gd->cpu_clk = ark_get_cpu_clock();
  467. gd->bus_clk = ark_get_axi_clock();
  468. gd->mem_clk = ark_get_ddr_clock();
  469. return 0;
  470. }