arcregs.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. /* Build Configuration Registers */
  11. #define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
  12. #define ARC_REG_ERP_CTRL 0x3F /* ARCv2 Error protection control */
  13. #define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
  14. #define ARC_REG_CRC_BCR 0x62
  15. #define ARC_REG_VECBASE_BCR 0x68
  16. #define ARC_REG_PERIBASE_BCR 0x69
  17. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  18. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  19. #define ARC_REG_ERP_BUILD 0xc7 /* ARCv2 Error protection Build: ECC/Parity */
  20. #define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
  21. #define ARC_REG_SLC_BCR 0xce
  22. #define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
  23. #define ARC_REG_AP_BCR 0x76
  24. #define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
  25. #define ARC_REG_XY_MEM_BCR 0x79
  26. #define ARC_REG_MAC_BCR 0x7a
  27. #define ARC_REG_MUL_BCR 0x7b
  28. #define ARC_REG_SWAP_BCR 0x7c
  29. #define ARC_REG_NORM_BCR 0x7d
  30. #define ARC_REG_MIXMAX_BCR 0x7e
  31. #define ARC_REG_BARREL_BCR 0x7f
  32. #define ARC_REG_D_UNCACH_BCR 0x6A
  33. #define ARC_REG_BPU_BCR 0xc0
  34. #define ARC_REG_ISA_CFG_BCR 0xc1
  35. #define ARC_REG_LPB_BUILD 0xE9 /* ARCv2 Loop Buffer Build */
  36. #define ARC_REG_RTT_BCR 0xF2
  37. #define ARC_REG_IRQ_BCR 0xF3
  38. #define ARC_REG_MICRO_ARCH_BCR 0xF9 /* ARCv2 Product revision */
  39. #define ARC_REG_SMART_BCR 0xFF
  40. #define ARC_REG_CLUSTER_BCR 0xcf
  41. #define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
  42. #define ARC_REG_LPB_CTRL 0x488 /* ARCv2 Loop Buffer control */
  43. /* Common for ARCompact and ARCv2 status register */
  44. #define ARC_REG_STATUS32 0x0A
  45. /* status32 Bits Positions */
  46. #define STATUS_AE_BIT 5 /* Exception active */
  47. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  48. #define STATUS_U_BIT 7 /* User/Kernel mode */
  49. #define STATUS_Z_BIT 11
  50. #define STATUS_L_BIT 12 /* Loop inhibit */
  51. /* These masks correspond to the status word(STATUS_32) bits */
  52. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  53. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  54. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  55. #define STATUS_Z_MASK (1<<STATUS_Z_BIT)
  56. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  57. /*
  58. * ECR: Exception Cause Reg bits-n-pieces
  59. * [23:16] = Exception Vector
  60. * [15: 8] = Exception Cause Code
  61. * [ 7: 0] = Exception Parameters (for certain types only)
  62. */
  63. #ifdef CONFIG_ISA_ARCOMPACT
  64. #define ECR_V_MEM_ERR 0x01
  65. #define ECR_V_INSN_ERR 0x02
  66. #define ECR_V_MACH_CHK 0x20
  67. #define ECR_V_ITLB_MISS 0x21
  68. #define ECR_V_DTLB_MISS 0x22
  69. #define ECR_V_PROTV 0x23
  70. #define ECR_V_TRAP 0x25
  71. #else
  72. #define ECR_V_MEM_ERR 0x01
  73. #define ECR_V_INSN_ERR 0x02
  74. #define ECR_V_MACH_CHK 0x03
  75. #define ECR_V_ITLB_MISS 0x04
  76. #define ECR_V_DTLB_MISS 0x05
  77. #define ECR_V_PROTV 0x06
  78. #define ECR_V_TRAP 0x09
  79. #endif
  80. /* DTLB Miss and Protection Violation Cause Codes */
  81. #define ECR_C_PROTV_INST_FETCH 0x00
  82. #define ECR_C_PROTV_LOAD 0x01
  83. #define ECR_C_PROTV_STORE 0x02
  84. #define ECR_C_PROTV_XCHG 0x03
  85. #define ECR_C_PROTV_MISALIG_DATA 0x04
  86. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  87. /* Machine Check Cause Code Values */
  88. #define ECR_C_MCHK_DUP_TLB 0x01
  89. /* DTLB Miss Exception Cause Code Values */
  90. #define ECR_C_BIT_DTLB_LD_MISS 8
  91. #define ECR_C_BIT_DTLB_ST_MISS 9
  92. /* Auxiliary registers */
  93. #define AUX_IDENTITY 4
  94. #define AUX_EXEC_CTRL 8
  95. #define AUX_INTR_VEC_BASE 0x25
  96. #define AUX_VOL 0x5e
  97. /*
  98. * Floating Pt Registers
  99. * Status regs are read-only (build-time) so need not be saved/restored
  100. */
  101. #define ARC_AUX_FP_STAT 0x300
  102. #define ARC_AUX_DPFP_1L 0x301
  103. #define ARC_AUX_DPFP_1H 0x302
  104. #define ARC_AUX_DPFP_2L 0x303
  105. #define ARC_AUX_DPFP_2H 0x304
  106. #define ARC_AUX_DPFP_STAT 0x305
  107. #ifndef __ASSEMBLY__
  108. #include <soc/arc/aux.h>
  109. /* Helpers */
  110. #define TO_KB(bytes) ((bytes) >> 10)
  111. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  112. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  113. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  114. /*
  115. ***************************************************************
  116. * Build Configuration Registers, with encoded hardware config
  117. */
  118. struct bcr_identity {
  119. #ifdef CONFIG_CPU_BIG_ENDIAN
  120. unsigned int chip_id:16, cpu_id:8, family:8;
  121. #else
  122. unsigned int family:8, cpu_id:8, chip_id:16;
  123. #endif
  124. };
  125. struct bcr_isa_arcv2 {
  126. #ifdef CONFIG_CPU_BIG_ENDIAN
  127. unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
  128. pad1:12, ver:8;
  129. #else
  130. unsigned int ver:8, pad1:12, be:1, atomic:1, unalign:1,
  131. ldd:1, pad2:4, div_rem:4;
  132. #endif
  133. };
  134. struct bcr_uarch_build_arcv2 {
  135. #ifdef CONFIG_CPU_BIG_ENDIAN
  136. unsigned int pad:8, prod:8, maj:8, min:8;
  137. #else
  138. unsigned int min:8, maj:8, prod:8, pad:8;
  139. #endif
  140. };
  141. struct bcr_mpy {
  142. #ifdef CONFIG_CPU_BIG_ENDIAN
  143. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  144. #else
  145. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  146. #endif
  147. };
  148. struct bcr_extn_xymem {
  149. #ifdef CONFIG_CPU_BIG_ENDIAN
  150. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  151. #else
  152. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  153. #endif
  154. };
  155. struct bcr_iccm_arcompact {
  156. #ifdef CONFIG_CPU_BIG_ENDIAN
  157. unsigned int base:16, pad:5, sz:3, ver:8;
  158. #else
  159. unsigned int ver:8, sz:3, pad:5, base:16;
  160. #endif
  161. };
  162. struct bcr_iccm_arcv2 {
  163. #ifdef CONFIG_CPU_BIG_ENDIAN
  164. unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
  165. #else
  166. unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
  167. #endif
  168. };
  169. struct bcr_dccm_arcompact {
  170. #ifdef CONFIG_CPU_BIG_ENDIAN
  171. unsigned int res:21, sz:3, ver:8;
  172. #else
  173. unsigned int ver:8, sz:3, res:21;
  174. #endif
  175. };
  176. struct bcr_dccm_arcv2 {
  177. #ifdef CONFIG_CPU_BIG_ENDIAN
  178. unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
  179. #else
  180. unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
  181. #endif
  182. };
  183. /* ARCompact: Both SP and DP FPU BCRs have same format */
  184. struct bcr_fp_arcompact {
  185. #ifdef CONFIG_CPU_BIG_ENDIAN
  186. unsigned int fast:1, ver:8;
  187. #else
  188. unsigned int ver:8, fast:1;
  189. #endif
  190. };
  191. struct bcr_fp_arcv2 {
  192. #ifdef CONFIG_CPU_BIG_ENDIAN
  193. unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
  194. #else
  195. unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
  196. #endif
  197. };
  198. #include <soc/arc/timers.h>
  199. struct bcr_bpu_arcompact {
  200. #ifdef CONFIG_CPU_BIG_ENDIAN
  201. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  202. #else
  203. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  204. #endif
  205. };
  206. struct bcr_bpu_arcv2 {
  207. #ifdef CONFIG_CPU_BIG_ENDIAN
  208. unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
  209. #else
  210. unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
  211. #endif
  212. };
  213. /* Error Protection Build: ECC/Parity */
  214. struct bcr_erp {
  215. #ifdef CONFIG_CPU_BIG_ENDIAN
  216. unsigned int pad3:5, mmu:3, pad2:4, ic:3, dc:3, pad1:6, ver:8;
  217. #else
  218. unsigned int ver:8, pad1:6, dc:3, ic:3, pad2:4, mmu:3, pad3:5;
  219. #endif
  220. };
  221. /* Error Protection Control */
  222. struct ctl_erp {
  223. #ifdef CONFIG_CPU_BIG_ENDIAN
  224. unsigned int pad2:27, mpd:1, pad1:2, dpd:1, dpi:1;
  225. #else
  226. unsigned int dpi:1, dpd:1, pad1:2, mpd:1, pad2:27;
  227. #endif
  228. };
  229. struct bcr_lpb {
  230. #ifdef CONFIG_CPU_BIG_ENDIAN
  231. unsigned int pad:16, entries:8, ver:8;
  232. #else
  233. unsigned int ver:8, entries:8, pad:16;
  234. #endif
  235. };
  236. struct bcr_generic {
  237. #ifdef CONFIG_CPU_BIG_ENDIAN
  238. unsigned int info:24, ver:8;
  239. #else
  240. unsigned int ver:8, info:24;
  241. #endif
  242. };
  243. /*
  244. *******************************************************************
  245. * Generic structures to hold build configuration used at runtime
  246. */
  247. struct cpuinfo_arc_mmu {
  248. unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
  249. unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
  250. };
  251. struct cpuinfo_arc_cache {
  252. unsigned int sz_k:14, line_len:8, assoc:4, alias:1, vipt:1, pad:4;
  253. };
  254. struct cpuinfo_arc_bpu {
  255. unsigned int ver, full, num_cache, num_pred;
  256. };
  257. struct cpuinfo_arc_ccm {
  258. unsigned int base_addr, sz;
  259. };
  260. struct cpuinfo_arc {
  261. struct cpuinfo_arc_cache icache, dcache, slc;
  262. struct cpuinfo_arc_mmu mmu;
  263. struct cpuinfo_arc_bpu bpu;
  264. struct bcr_identity core;
  265. struct bcr_isa_arcv2 isa;
  266. const char *details, *name;
  267. unsigned int vec_base;
  268. struct cpuinfo_arc_ccm iccm, dccm;
  269. struct {
  270. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, swape:1, pad1:2,
  271. fpu_sp:1, fpu_dp:1, dual:1, dual_enb:1, pad2:4,
  272. debug:1, ap:1, smart:1, rtt:1, pad3:4,
  273. timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
  274. } extn;
  275. struct bcr_mpy extn_mpy;
  276. struct bcr_extn_xymem extn_xymem;
  277. };
  278. extern struct cpuinfo_arc cpuinfo_arc700[];
  279. static inline int is_isa_arcv2(void)
  280. {
  281. return IS_ENABLED(CONFIG_ISA_ARCV2);
  282. }
  283. static inline int is_isa_arcompact(void)
  284. {
  285. return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
  286. }
  287. #endif /* __ASEMBLY__ */
  288. #endif /* _ASM_ARC_ARCREGS_H */