setup-sh7723.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. /*
  2. * SH7723 Setup
  3. *
  4. * Copyright (C) 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/mm.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/r8a66597.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/sh_intc.h>
  19. #include <linux/io.h>
  20. #include <asm/clock.h>
  21. #include <asm/mmzone.h>
  22. #include <cpu/sh7723.h>
  23. /* Serial */
  24. static struct plat_sci_port scif0_platform_data = {
  25. .scscr = SCSCR_REIE,
  26. .type = PORT_SCIF,
  27. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  28. };
  29. static struct resource scif0_resources[] = {
  30. DEFINE_RES_MEM(0xffe00000, 0x100),
  31. DEFINE_RES_IRQ(evt2irq(0xc00)),
  32. };
  33. static struct platform_device scif0_device = {
  34. .name = "sh-sci",
  35. .id = 0,
  36. .resource = scif0_resources,
  37. .num_resources = ARRAY_SIZE(scif0_resources),
  38. .dev = {
  39. .platform_data = &scif0_platform_data,
  40. },
  41. };
  42. static struct plat_sci_port scif1_platform_data = {
  43. .scscr = SCSCR_REIE,
  44. .type = PORT_SCIF,
  45. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  46. };
  47. static struct resource scif1_resources[] = {
  48. DEFINE_RES_MEM(0xffe10000, 0x100),
  49. DEFINE_RES_IRQ(evt2irq(0xc20)),
  50. };
  51. static struct platform_device scif1_device = {
  52. .name = "sh-sci",
  53. .id = 1,
  54. .resource = scif1_resources,
  55. .num_resources = ARRAY_SIZE(scif1_resources),
  56. .dev = {
  57. .platform_data = &scif1_platform_data,
  58. },
  59. };
  60. static struct plat_sci_port scif2_platform_data = {
  61. .scscr = SCSCR_REIE,
  62. .type = PORT_SCIF,
  63. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  64. };
  65. static struct resource scif2_resources[] = {
  66. DEFINE_RES_MEM(0xffe20000, 0x100),
  67. DEFINE_RES_IRQ(evt2irq(0xc40)),
  68. };
  69. static struct platform_device scif2_device = {
  70. .name = "sh-sci",
  71. .id = 2,
  72. .resource = scif2_resources,
  73. .num_resources = ARRAY_SIZE(scif2_resources),
  74. .dev = {
  75. .platform_data = &scif2_platform_data,
  76. },
  77. };
  78. static struct plat_sci_port scif3_platform_data = {
  79. .sampling_rate = 8,
  80. .type = PORT_SCIFA,
  81. };
  82. static struct resource scif3_resources[] = {
  83. DEFINE_RES_MEM(0xa4e30000, 0x100),
  84. DEFINE_RES_IRQ(evt2irq(0x900)),
  85. };
  86. static struct platform_device scif3_device = {
  87. .name = "sh-sci",
  88. .id = 3,
  89. .resource = scif3_resources,
  90. .num_resources = ARRAY_SIZE(scif3_resources),
  91. .dev = {
  92. .platform_data = &scif3_platform_data,
  93. },
  94. };
  95. static struct plat_sci_port scif4_platform_data = {
  96. .sampling_rate = 8,
  97. .type = PORT_SCIFA,
  98. };
  99. static struct resource scif4_resources[] = {
  100. DEFINE_RES_MEM(0xa4e40000, 0x100),
  101. DEFINE_RES_IRQ(evt2irq(0xd00)),
  102. };
  103. static struct platform_device scif4_device = {
  104. .name = "sh-sci",
  105. .id = 4,
  106. .resource = scif4_resources,
  107. .num_resources = ARRAY_SIZE(scif4_resources),
  108. .dev = {
  109. .platform_data = &scif4_platform_data,
  110. },
  111. };
  112. static struct plat_sci_port scif5_platform_data = {
  113. .sampling_rate = 8,
  114. .type = PORT_SCIFA,
  115. };
  116. static struct resource scif5_resources[] = {
  117. DEFINE_RES_MEM(0xa4e50000, 0x100),
  118. DEFINE_RES_IRQ(evt2irq(0xfa0)),
  119. };
  120. static struct platform_device scif5_device = {
  121. .name = "sh-sci",
  122. .id = 5,
  123. .resource = scif5_resources,
  124. .num_resources = ARRAY_SIZE(scif5_resources),
  125. .dev = {
  126. .platform_data = &scif5_platform_data,
  127. },
  128. };
  129. static struct uio_info vpu_platform_data = {
  130. .name = "VPU5",
  131. .version = "0",
  132. .irq = evt2irq(0x980),
  133. };
  134. static struct resource vpu_resources[] = {
  135. [0] = {
  136. .name = "VPU",
  137. .start = 0xfe900000,
  138. .end = 0xfe902807,
  139. .flags = IORESOURCE_MEM,
  140. },
  141. [1] = {
  142. /* place holder for contiguous memory */
  143. },
  144. };
  145. static struct platform_device vpu_device = {
  146. .name = "uio_pdrv_genirq",
  147. .id = 0,
  148. .dev = {
  149. .platform_data = &vpu_platform_data,
  150. },
  151. .resource = vpu_resources,
  152. .num_resources = ARRAY_SIZE(vpu_resources),
  153. };
  154. static struct uio_info veu0_platform_data = {
  155. .name = "VEU2H",
  156. .version = "0",
  157. .irq = evt2irq(0x8c0),
  158. };
  159. static struct resource veu0_resources[] = {
  160. [0] = {
  161. .name = "VEU2H0",
  162. .start = 0xfe920000,
  163. .end = 0xfe92027b,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. [1] = {
  167. /* place holder for contiguous memory */
  168. },
  169. };
  170. static struct platform_device veu0_device = {
  171. .name = "uio_pdrv_genirq",
  172. .id = 1,
  173. .dev = {
  174. .platform_data = &veu0_platform_data,
  175. },
  176. .resource = veu0_resources,
  177. .num_resources = ARRAY_SIZE(veu0_resources),
  178. };
  179. static struct uio_info veu1_platform_data = {
  180. .name = "VEU2H",
  181. .version = "0",
  182. .irq = evt2irq(0x560),
  183. };
  184. static struct resource veu1_resources[] = {
  185. [0] = {
  186. .name = "VEU2H1",
  187. .start = 0xfe924000,
  188. .end = 0xfe92427b,
  189. .flags = IORESOURCE_MEM,
  190. },
  191. [1] = {
  192. /* place holder for contiguous memory */
  193. },
  194. };
  195. static struct platform_device veu1_device = {
  196. .name = "uio_pdrv_genirq",
  197. .id = 2,
  198. .dev = {
  199. .platform_data = &veu1_platform_data,
  200. },
  201. .resource = veu1_resources,
  202. .num_resources = ARRAY_SIZE(veu1_resources),
  203. };
  204. static struct sh_timer_config cmt_platform_data = {
  205. .channels_mask = 0x20,
  206. };
  207. static struct resource cmt_resources[] = {
  208. DEFINE_RES_MEM(0x044a0000, 0x70),
  209. DEFINE_RES_IRQ(evt2irq(0xf00)),
  210. };
  211. static struct platform_device cmt_device = {
  212. .name = "sh-cmt-32",
  213. .id = 0,
  214. .dev = {
  215. .platform_data = &cmt_platform_data,
  216. },
  217. .resource = cmt_resources,
  218. .num_resources = ARRAY_SIZE(cmt_resources),
  219. };
  220. static struct sh_timer_config tmu0_platform_data = {
  221. .channels_mask = 7,
  222. };
  223. static struct resource tmu0_resources[] = {
  224. DEFINE_RES_MEM(0xffd80000, 0x2c),
  225. DEFINE_RES_IRQ(evt2irq(0x400)),
  226. DEFINE_RES_IRQ(evt2irq(0x420)),
  227. DEFINE_RES_IRQ(evt2irq(0x440)),
  228. };
  229. static struct platform_device tmu0_device = {
  230. .name = "sh-tmu",
  231. .id = 0,
  232. .dev = {
  233. .platform_data = &tmu0_platform_data,
  234. },
  235. .resource = tmu0_resources,
  236. .num_resources = ARRAY_SIZE(tmu0_resources),
  237. };
  238. static struct sh_timer_config tmu1_platform_data = {
  239. .channels_mask = 7,
  240. };
  241. static struct resource tmu1_resources[] = {
  242. DEFINE_RES_MEM(0xffd90000, 0x2c),
  243. DEFINE_RES_IRQ(evt2irq(0x920)),
  244. DEFINE_RES_IRQ(evt2irq(0x940)),
  245. DEFINE_RES_IRQ(evt2irq(0x960)),
  246. };
  247. static struct platform_device tmu1_device = {
  248. .name = "sh-tmu",
  249. .id = 1,
  250. .dev = {
  251. .platform_data = &tmu1_platform_data,
  252. },
  253. .resource = tmu1_resources,
  254. .num_resources = ARRAY_SIZE(tmu1_resources),
  255. };
  256. static struct resource rtc_resources[] = {
  257. [0] = {
  258. .start = 0xa465fec0,
  259. .end = 0xa465fec0 + 0x58 - 1,
  260. .flags = IORESOURCE_IO,
  261. },
  262. [1] = {
  263. /* Period IRQ */
  264. .start = evt2irq(0xaa0),
  265. .flags = IORESOURCE_IRQ,
  266. },
  267. [2] = {
  268. /* Carry IRQ */
  269. .start = evt2irq(0xac0),
  270. .flags = IORESOURCE_IRQ,
  271. },
  272. [3] = {
  273. /* Alarm IRQ */
  274. .start = evt2irq(0xa80),
  275. .flags = IORESOURCE_IRQ,
  276. },
  277. };
  278. static struct platform_device rtc_device = {
  279. .name = "sh-rtc",
  280. .id = -1,
  281. .num_resources = ARRAY_SIZE(rtc_resources),
  282. .resource = rtc_resources,
  283. };
  284. static struct r8a66597_platdata r8a66597_data = {
  285. .on_chip = 1,
  286. };
  287. static struct resource sh7723_usb_host_resources[] = {
  288. [0] = {
  289. .start = 0xa4d80000,
  290. .end = 0xa4d800ff,
  291. .flags = IORESOURCE_MEM,
  292. },
  293. [1] = {
  294. .start = evt2irq(0xa20),
  295. .end = evt2irq(0xa20),
  296. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  297. },
  298. };
  299. static struct platform_device sh7723_usb_host_device = {
  300. .name = "r8a66597_hcd",
  301. .id = 0,
  302. .dev = {
  303. .dma_mask = NULL, /* not use dma */
  304. .coherent_dma_mask = 0xffffffff,
  305. .platform_data = &r8a66597_data,
  306. },
  307. .num_resources = ARRAY_SIZE(sh7723_usb_host_resources),
  308. .resource = sh7723_usb_host_resources,
  309. };
  310. static struct resource iic_resources[] = {
  311. [0] = {
  312. .name = "IIC",
  313. .start = 0x04470000,
  314. .end = 0x04470017,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. [1] = {
  318. .start = evt2irq(0xe00),
  319. .end = evt2irq(0xe60),
  320. .flags = IORESOURCE_IRQ,
  321. },
  322. };
  323. static struct platform_device iic_device = {
  324. .name = "i2c-sh_mobile",
  325. .id = 0, /* "i2c0" clock */
  326. .num_resources = ARRAY_SIZE(iic_resources),
  327. .resource = iic_resources,
  328. };
  329. static struct platform_device *sh7723_devices[] __initdata = {
  330. &scif0_device,
  331. &scif1_device,
  332. &scif2_device,
  333. &scif3_device,
  334. &scif4_device,
  335. &scif5_device,
  336. &cmt_device,
  337. &tmu0_device,
  338. &tmu1_device,
  339. &rtc_device,
  340. &iic_device,
  341. &sh7723_usb_host_device,
  342. &vpu_device,
  343. &veu0_device,
  344. &veu1_device,
  345. };
  346. static int __init sh7723_devices_setup(void)
  347. {
  348. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  349. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  350. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  351. return platform_add_devices(sh7723_devices,
  352. ARRAY_SIZE(sh7723_devices));
  353. }
  354. arch_initcall(sh7723_devices_setup);
  355. static struct platform_device *sh7723_early_devices[] __initdata = {
  356. &scif0_device,
  357. &scif1_device,
  358. &scif2_device,
  359. &scif3_device,
  360. &scif4_device,
  361. &scif5_device,
  362. &cmt_device,
  363. &tmu0_device,
  364. &tmu1_device,
  365. };
  366. void __init plat_early_device_setup(void)
  367. {
  368. early_platform_add_devices(sh7723_early_devices,
  369. ARRAY_SIZE(sh7723_early_devices));
  370. }
  371. #define RAMCR_CACHE_L2FC 0x0002
  372. #define RAMCR_CACHE_L2E 0x0001
  373. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  374. void l2_cache_init(void)
  375. {
  376. /* Enable L2 cache */
  377. __raw_writel(L2_CACHE_ENABLE, RAMCR);
  378. }
  379. enum {
  380. UNUSED=0,
  381. ENABLED,
  382. DISABLED,
  383. /* interrupt sources */
  384. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  385. HUDI,
  386. DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3,
  387. _2DG_TRI,_2DG_INI,_2DG_CEI,
  388. DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3,
  389. VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI,
  390. SCIFA_SCIFA0,
  391. VPU_VPUI,
  392. TPU_TPUI,
  393. ADC_ADI,
  394. USB_USI0,
  395. RTC_ATI,RTC_PRI,RTC_CUI,
  396. DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR,
  397. DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR,
  398. KEYSC_KEYI,
  399. SCIF_SCIF0,SCIF_SCIF1,SCIF_SCIF2,
  400. MSIOF_MSIOFI0,MSIOF_MSIOFI1,
  401. SCIFA_SCIFA1,
  402. FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I,
  403. I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI,
  404. CMT_CMTI,
  405. TSIF_TSIFI,
  406. SIU_SIUI,
  407. SCIFA_SCIFA2,
  408. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  409. IRDA_IRDAI,
  410. ATAPI_ATAPII,
  411. VEU2H1_VEU2HI,
  412. LCDC_LCDCI,
  413. TMU1_TUNI0,TMU1_TUNI1,TMU1_TUNI2,
  414. /* interrupt groups */
  415. DMAC1A, DMAC0A, VIO, DMAC0B, FLCTL, I2C, _2DG,
  416. SDHI1, RTC, DMAC1B, SDHI0,
  417. };
  418. static struct intc_vect vectors[] __initdata = {
  419. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  420. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  421. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  422. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  423. INTC_VECT(DMAC1A_DEI0,0x700),
  424. INTC_VECT(DMAC1A_DEI1,0x720),
  425. INTC_VECT(DMAC1A_DEI2,0x740),
  426. INTC_VECT(DMAC1A_DEI3,0x760),
  427. INTC_VECT(_2DG_TRI, 0x780),
  428. INTC_VECT(_2DG_INI, 0x7A0),
  429. INTC_VECT(_2DG_CEI, 0x7C0),
  430. INTC_VECT(DMAC0A_DEI0,0x800),
  431. INTC_VECT(DMAC0A_DEI1,0x820),
  432. INTC_VECT(DMAC0A_DEI2,0x840),
  433. INTC_VECT(DMAC0A_DEI3,0x860),
  434. INTC_VECT(VIO_CEUI,0x880),
  435. INTC_VECT(VIO_BEUI,0x8A0),
  436. INTC_VECT(VIO_VEU2HI,0x8C0),
  437. INTC_VECT(VIO_VOUI,0x8E0),
  438. INTC_VECT(SCIFA_SCIFA0,0x900),
  439. INTC_VECT(VPU_VPUI,0x980),
  440. INTC_VECT(TPU_TPUI,0x9A0),
  441. INTC_VECT(ADC_ADI,0x9E0),
  442. INTC_VECT(USB_USI0,0xA20),
  443. INTC_VECT(RTC_ATI,0xA80),
  444. INTC_VECT(RTC_PRI,0xAA0),
  445. INTC_VECT(RTC_CUI,0xAC0),
  446. INTC_VECT(DMAC1B_DEI4,0xB00),
  447. INTC_VECT(DMAC1B_DEI5,0xB20),
  448. INTC_VECT(DMAC1B_DADERR,0xB40),
  449. INTC_VECT(DMAC0B_DEI4,0xB80),
  450. INTC_VECT(DMAC0B_DEI5,0xBA0),
  451. INTC_VECT(DMAC0B_DADERR,0xBC0),
  452. INTC_VECT(KEYSC_KEYI,0xBE0),
  453. INTC_VECT(SCIF_SCIF0,0xC00),
  454. INTC_VECT(SCIF_SCIF1,0xC20),
  455. INTC_VECT(SCIF_SCIF2,0xC40),
  456. INTC_VECT(MSIOF_MSIOFI0,0xC80),
  457. INTC_VECT(MSIOF_MSIOFI1,0xCA0),
  458. INTC_VECT(SCIFA_SCIFA1,0xD00),
  459. INTC_VECT(FLCTL_FLSTEI,0xD80),
  460. INTC_VECT(FLCTL_FLTENDI,0xDA0),
  461. INTC_VECT(FLCTL_FLTREQ0I,0xDC0),
  462. INTC_VECT(FLCTL_FLTREQ1I,0xDE0),
  463. INTC_VECT(I2C_ALI,0xE00),
  464. INTC_VECT(I2C_TACKI,0xE20),
  465. INTC_VECT(I2C_WAITI,0xE40),
  466. INTC_VECT(I2C_DTEI,0xE60),
  467. INTC_VECT(SDHI0, 0xE80),
  468. INTC_VECT(SDHI0, 0xEA0),
  469. INTC_VECT(SDHI0, 0xEC0),
  470. INTC_VECT(CMT_CMTI,0xF00),
  471. INTC_VECT(TSIF_TSIFI,0xF20),
  472. INTC_VECT(SIU_SIUI,0xF80),
  473. INTC_VECT(SCIFA_SCIFA2,0xFA0),
  474. INTC_VECT(TMU0_TUNI0,0x400),
  475. INTC_VECT(TMU0_TUNI1,0x420),
  476. INTC_VECT(TMU0_TUNI2,0x440),
  477. INTC_VECT(IRDA_IRDAI,0x480),
  478. INTC_VECT(ATAPI_ATAPII,0x4A0),
  479. INTC_VECT(SDHI1, 0x4E0),
  480. INTC_VECT(SDHI1, 0x500),
  481. INTC_VECT(SDHI1, 0x520),
  482. INTC_VECT(VEU2H1_VEU2HI,0x560),
  483. INTC_VECT(LCDC_LCDCI,0x580),
  484. INTC_VECT(TMU1_TUNI0,0x920),
  485. INTC_VECT(TMU1_TUNI1,0x940),
  486. INTC_VECT(TMU1_TUNI2,0x960),
  487. };
  488. static struct intc_group groups[] __initdata = {
  489. INTC_GROUP(DMAC1A,DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3),
  490. INTC_GROUP(DMAC0A,DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3),
  491. INTC_GROUP(VIO, VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI),
  492. INTC_GROUP(DMAC0B, DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR),
  493. INTC_GROUP(FLCTL,FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I),
  494. INTC_GROUP(I2C,I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI),
  495. INTC_GROUP(_2DG, _2DG_TRI,_2DG_INI,_2DG_CEI),
  496. INTC_GROUP(RTC, RTC_ATI,RTC_PRI,RTC_CUI),
  497. INTC_GROUP(DMAC1B, DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR),
  498. };
  499. static struct intc_mask_reg mask_registers[] __initdata = {
  500. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  501. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  502. 0, ENABLED, ENABLED, ENABLED } },
  503. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  504. { VIO_VOUI, VIO_VEU2HI,VIO_BEUI,VIO_CEUI,DMAC0A_DEI3,DMAC0A_DEI2,DMAC0A_DEI1,DMAC0A_DEI0 } },
  505. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  506. { 0, 0, 0, VPU_VPUI,0,0,0,SCIFA_SCIFA0 } },
  507. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  508. { DMAC1A_DEI3,DMAC1A_DEI2,DMAC1A_DEI1,DMAC1A_DEI0,0,0,0,IRDA_IRDAI } },
  509. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  510. { 0,TMU0_TUNI2,TMU0_TUNI1,TMU0_TUNI0,VEU2H1_VEU2HI,0,0,LCDC_LCDCI } },
  511. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  512. { KEYSC_KEYI,DMAC0B_DADERR,DMAC0B_DEI5,DMAC0B_DEI4,0,SCIF_SCIF2,SCIF_SCIF1,SCIF_SCIF0 } },
  513. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  514. { 0,0,0,SCIFA_SCIFA1,ADC_ADI,0,MSIOF_MSIOFI1,MSIOF_MSIOFI0 } },
  515. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  516. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  517. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  518. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  519. { 0, ENABLED, ENABLED, ENABLED,
  520. 0, 0, SCIFA_SCIFA2, SIU_SIUI } },
  521. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  522. { 0, 0, 0, CMT_CMTI, 0, 0, USB_USI0,0 } },
  523. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  524. { 0, DMAC1B_DADERR,DMAC1B_DEI5,DMAC1B_DEI4,0,RTC_ATI,RTC_PRI,RTC_CUI } },
  525. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  526. { 0,_2DG_CEI,_2DG_INI,_2DG_TRI,0,TPU_TPUI,0,TSIF_TSIFI } },
  527. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  528. { 0,0,0,0,0,0,0,ATAPI_ATAPII } },
  529. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  530. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  531. };
  532. static struct intc_prio_reg prio_registers[] __initdata = {
  533. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2, IRDA_IRDAI } },
  534. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2H1_VEU2HI, LCDC_LCDCI, DMAC1A, 0} },
  535. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2, 0} },
  536. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  537. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA_SCIFA0, VPU_VPUI } },
  538. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B, USB_USI0, CMT_CMTI } },
  539. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,0 } },
  540. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0,MSIOF_MSIOFI1, FLCTL, I2C } },
  541. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA_SCIFA1,0,TSIF_TSIFI,_2DG } },
  542. { 0xa4080024, 0, 16, 4, /* IPRJ */ { ADC_ADI,0,SIU_SIUI,SDHI1 } },
  543. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC,DMAC1B,0,SDHI0 } },
  544. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA_SCIFA2,0,TPU_TPUI,ATAPI_ATAPII } },
  545. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  546. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  547. };
  548. static struct intc_sense_reg sense_registers[] __initdata = {
  549. { 0xa414001c, 16, 2, /* ICR1 */
  550. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  551. };
  552. static struct intc_mask_reg ack_registers[] __initdata = {
  553. { 0xa4140024, 0, 8, /* INTREQ00 */
  554. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  555. };
  556. static struct intc_desc intc_desc __initdata = {
  557. .name = "sh7723",
  558. .force_enable = ENABLED,
  559. .force_disable = DISABLED,
  560. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  561. prio_registers, sense_registers, ack_registers),
  562. };
  563. void __init plat_irq_setup(void)
  564. {
  565. register_intc_controller(&intc_desc);
  566. }