thunder_bgx.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #include <linux/acpi.h>
  9. #include <linux/module.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/phy.h>
  15. #include <linux/of.h>
  16. #include <linux/of_mdio.h>
  17. #include <linux/of_net.h>
  18. #include "nic_reg.h"
  19. #include "nic.h"
  20. #include "thunder_bgx.h"
  21. #define DRV_NAME "thunder_bgx"
  22. #define DRV_VERSION "1.0"
  23. /* RX_DMAC_CTL configuration */
  24. enum MCAST_MODE {
  25. MCAST_MODE_REJECT = 0x0,
  26. MCAST_MODE_ACCEPT = 0x1,
  27. MCAST_MODE_CAM_FILTER = 0x2,
  28. RSVD = 0x3
  29. };
  30. #define BCAST_ACCEPT BIT(0)
  31. #define CAM_ACCEPT BIT(3)
  32. #define MCAST_MODE_MASK 0x3
  33. #define BGX_MCAST_MODE(x) (x << 1)
  34. struct dmac_map {
  35. u64 vf_map;
  36. u64 dmac;
  37. };
  38. struct lmac {
  39. struct bgx *bgx;
  40. /* actual number of DMACs configured */
  41. u8 dmacs_cfg;
  42. /* overal number of possible DMACs could be configured per LMAC */
  43. u8 dmacs_count;
  44. struct dmac_map *dmacs; /* DMAC:VFs tracking filter array */
  45. u8 mac[ETH_ALEN];
  46. u8 lmac_type;
  47. u8 lane_to_sds;
  48. bool use_training;
  49. bool autoneg;
  50. bool link_up;
  51. int lmacid; /* ID within BGX */
  52. int lmacid_bd; /* ID on board */
  53. struct net_device netdev;
  54. struct phy_device *phydev;
  55. unsigned int last_duplex;
  56. unsigned int last_link;
  57. unsigned int last_speed;
  58. bool is_sgmii;
  59. struct delayed_work dwork;
  60. struct workqueue_struct *check_link;
  61. };
  62. struct bgx {
  63. u8 bgx_id;
  64. struct lmac lmac[MAX_LMAC_PER_BGX];
  65. u8 lmac_count;
  66. u8 max_lmac;
  67. u8 acpi_lmac_idx;
  68. void __iomem *reg_base;
  69. struct pci_dev *pdev;
  70. bool is_dlm;
  71. bool is_rgx;
  72. };
  73. static struct bgx *bgx_vnic[MAX_BGX_THUNDER];
  74. static int lmac_count; /* Total no of LMACs in system */
  75. static int bgx_xaui_check_link(struct lmac *lmac);
  76. /* Supported devices */
  77. static const struct pci_device_id bgx_id_table[] = {
  78. { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_BGX) },
  79. { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_RGX) },
  80. { 0, } /* end of table */
  81. };
  82. MODULE_AUTHOR("Cavium Inc");
  83. MODULE_DESCRIPTION("Cavium Thunder BGX/MAC Driver");
  84. MODULE_LICENSE("GPL v2");
  85. MODULE_VERSION(DRV_VERSION);
  86. MODULE_DEVICE_TABLE(pci, bgx_id_table);
  87. /* The Cavium ThunderX network controller can *only* be found in SoCs
  88. * containing the ThunderX ARM64 CPU implementation. All accesses to the device
  89. * registers on this platform are implicitly strongly ordered with respect
  90. * to memory accesses. So writeq_relaxed() and readq_relaxed() are safe to use
  91. * with no memory barriers in this driver. The readq()/writeq() functions add
  92. * explicit ordering operation which in this case are redundant, and only
  93. * add overhead.
  94. */
  95. /* Register read/write APIs */
  96. static u64 bgx_reg_read(struct bgx *bgx, u8 lmac, u64 offset)
  97. {
  98. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  99. return readq_relaxed(addr);
  100. }
  101. static void bgx_reg_write(struct bgx *bgx, u8 lmac, u64 offset, u64 val)
  102. {
  103. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  104. writeq_relaxed(val, addr);
  105. }
  106. static void bgx_reg_modify(struct bgx *bgx, u8 lmac, u64 offset, u64 val)
  107. {
  108. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  109. writeq_relaxed(val | readq_relaxed(addr), addr);
  110. }
  111. static int bgx_poll_reg(struct bgx *bgx, u8 lmac, u64 reg, u64 mask, bool zero)
  112. {
  113. int timeout = 100;
  114. u64 reg_val;
  115. while (timeout) {
  116. reg_val = bgx_reg_read(bgx, lmac, reg);
  117. if (zero && !(reg_val & mask))
  118. return 0;
  119. if (!zero && (reg_val & mask))
  120. return 0;
  121. usleep_range(1000, 2000);
  122. timeout--;
  123. }
  124. return 1;
  125. }
  126. static int max_bgx_per_node;
  127. static void set_max_bgx_per_node(struct pci_dev *pdev)
  128. {
  129. u16 sdevid;
  130. if (max_bgx_per_node)
  131. return;
  132. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &sdevid);
  133. switch (sdevid) {
  134. case PCI_SUBSYS_DEVID_81XX_BGX:
  135. case PCI_SUBSYS_DEVID_81XX_RGX:
  136. max_bgx_per_node = MAX_BGX_PER_CN81XX;
  137. break;
  138. case PCI_SUBSYS_DEVID_83XX_BGX:
  139. max_bgx_per_node = MAX_BGX_PER_CN83XX;
  140. break;
  141. case PCI_SUBSYS_DEVID_88XX_BGX:
  142. default:
  143. max_bgx_per_node = MAX_BGX_PER_CN88XX;
  144. break;
  145. }
  146. }
  147. static struct bgx *get_bgx(int node, int bgx_idx)
  148. {
  149. int idx = (node * max_bgx_per_node) + bgx_idx;
  150. return bgx_vnic[idx];
  151. }
  152. /* Return number of BGX present in HW */
  153. unsigned bgx_get_map(int node)
  154. {
  155. int i;
  156. unsigned map = 0;
  157. for (i = 0; i < max_bgx_per_node; i++) {
  158. if (bgx_vnic[(node * max_bgx_per_node) + i])
  159. map |= (1 << i);
  160. }
  161. return map;
  162. }
  163. EXPORT_SYMBOL(bgx_get_map);
  164. /* Return number of LMAC configured for this BGX */
  165. int bgx_get_lmac_count(int node, int bgx_idx)
  166. {
  167. struct bgx *bgx;
  168. bgx = get_bgx(node, bgx_idx);
  169. if (bgx)
  170. return bgx->lmac_count;
  171. return 0;
  172. }
  173. EXPORT_SYMBOL(bgx_get_lmac_count);
  174. /* Returns the current link status of LMAC */
  175. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status)
  176. {
  177. struct bgx_link_status *link = (struct bgx_link_status *)status;
  178. struct bgx *bgx;
  179. struct lmac *lmac;
  180. bgx = get_bgx(node, bgx_idx);
  181. if (!bgx)
  182. return;
  183. lmac = &bgx->lmac[lmacid];
  184. link->mac_type = lmac->lmac_type;
  185. link->link_up = lmac->link_up;
  186. link->duplex = lmac->last_duplex;
  187. link->speed = lmac->last_speed;
  188. }
  189. EXPORT_SYMBOL(bgx_get_lmac_link_state);
  190. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid)
  191. {
  192. struct bgx *bgx = get_bgx(node, bgx_idx);
  193. if (bgx)
  194. return bgx->lmac[lmacid].mac;
  195. return NULL;
  196. }
  197. EXPORT_SYMBOL(bgx_get_lmac_mac);
  198. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac)
  199. {
  200. struct bgx *bgx = get_bgx(node, bgx_idx);
  201. if (!bgx)
  202. return;
  203. ether_addr_copy(bgx->lmac[lmacid].mac, mac);
  204. }
  205. EXPORT_SYMBOL(bgx_set_lmac_mac);
  206. static void bgx_flush_dmac_cam_filter(struct bgx *bgx, int lmacid)
  207. {
  208. struct lmac *lmac = NULL;
  209. u8 idx = 0;
  210. lmac = &bgx->lmac[lmacid];
  211. /* reset CAM filters */
  212. for (idx = 0; idx < lmac->dmacs_count; idx++)
  213. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM +
  214. ((lmacid * lmac->dmacs_count) + idx) *
  215. sizeof(u64), 0);
  216. }
  217. static void bgx_lmac_remove_filters(struct lmac *lmac, u8 vf_id)
  218. {
  219. int i = 0;
  220. if (!lmac)
  221. return;
  222. /* We've got reset filters request from some of attached VF, while the
  223. * others might want to keep their configuration. So in this case lets
  224. * iterate over all of configured filters and decrease number of
  225. * referencies. if some addresses get zero refs remove them from list
  226. */
  227. for (i = lmac->dmacs_cfg - 1; i >= 0; i--) {
  228. lmac->dmacs[i].vf_map &= ~BIT_ULL(vf_id);
  229. if (!lmac->dmacs[i].vf_map) {
  230. lmac->dmacs_cfg--;
  231. lmac->dmacs[i].dmac = 0;
  232. lmac->dmacs[i].vf_map = 0;
  233. }
  234. }
  235. }
  236. static int bgx_lmac_save_filter(struct lmac *lmac, u64 dmac, u8 vf_id)
  237. {
  238. u8 i = 0;
  239. if (!lmac)
  240. return -1;
  241. /* At the same time we could have several VFs 'attached' to some
  242. * particular LMAC, and each VF is represented as network interface
  243. * for kernel. So from user perspective it should be possible to
  244. * manipulate with its' (VF) receive modes. However from PF
  245. * driver perspective we need to keep track of filter configurations
  246. * for different VFs to prevent filter values dupes
  247. */
  248. for (i = 0; i < lmac->dmacs_cfg; i++) {
  249. if (lmac->dmacs[i].dmac == dmac) {
  250. lmac->dmacs[i].vf_map |= BIT_ULL(vf_id);
  251. return -1;
  252. }
  253. }
  254. if (!(lmac->dmacs_cfg < lmac->dmacs_count))
  255. return -1;
  256. /* keep it for further tracking */
  257. lmac->dmacs[lmac->dmacs_cfg].dmac = dmac;
  258. lmac->dmacs[lmac->dmacs_cfg].vf_map = BIT_ULL(vf_id);
  259. lmac->dmacs_cfg++;
  260. return 0;
  261. }
  262. static int bgx_set_dmac_cam_filter_mac(struct bgx *bgx, int lmacid,
  263. u64 cam_dmac, u8 idx)
  264. {
  265. struct lmac *lmac = NULL;
  266. u64 cfg = 0;
  267. /* skip zero addresses as meaningless */
  268. if (!cam_dmac || !bgx)
  269. return -1;
  270. lmac = &bgx->lmac[lmacid];
  271. /* configure DCAM filtering for designated LMAC */
  272. cfg = RX_DMACX_CAM_LMACID(lmacid & LMAC_ID_MASK) |
  273. RX_DMACX_CAM_EN | cam_dmac;
  274. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM +
  275. ((lmacid * lmac->dmacs_count) + idx) * sizeof(u64), cfg);
  276. return 0;
  277. }
  278. void bgx_set_dmac_cam_filter(int node, int bgx_idx, int lmacid,
  279. u64 cam_dmac, u8 vf_id)
  280. {
  281. struct bgx *bgx = get_bgx(node, bgx_idx);
  282. struct lmac *lmac = NULL;
  283. if (!bgx)
  284. return;
  285. lmac = &bgx->lmac[lmacid];
  286. if (!cam_dmac)
  287. cam_dmac = ether_addr_to_u64(lmac->mac);
  288. /* since we might have several VFs attached to particular LMAC
  289. * and kernel could call mcast config for each of them with the
  290. * same MAC, check if requested MAC is already in filtering list and
  291. * updare/prepare list of MACs to be applied later to HW filters
  292. */
  293. bgx_lmac_save_filter(lmac, cam_dmac, vf_id);
  294. }
  295. EXPORT_SYMBOL(bgx_set_dmac_cam_filter);
  296. void bgx_set_xcast_mode(int node, int bgx_idx, int lmacid, u8 mode)
  297. {
  298. struct bgx *bgx = get_bgx(node, bgx_idx);
  299. struct lmac *lmac = NULL;
  300. u64 cfg = 0;
  301. u8 i = 0;
  302. if (!bgx)
  303. return;
  304. lmac = &bgx->lmac[lmacid];
  305. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_RX_DMAC_CTL);
  306. if (mode & BGX_XCAST_BCAST_ACCEPT)
  307. cfg |= BCAST_ACCEPT;
  308. else
  309. cfg &= ~BCAST_ACCEPT;
  310. /* disable all MCASTs and DMAC filtering */
  311. cfg &= ~(CAM_ACCEPT | BGX_MCAST_MODE(MCAST_MODE_MASK));
  312. /* check requested bits and set filtergin mode appropriately */
  313. if (mode & (BGX_XCAST_MCAST_ACCEPT)) {
  314. cfg |= (BGX_MCAST_MODE(MCAST_MODE_ACCEPT));
  315. } else if (mode & BGX_XCAST_MCAST_FILTER) {
  316. cfg |= (BGX_MCAST_MODE(MCAST_MODE_CAM_FILTER) | CAM_ACCEPT);
  317. for (i = 0; i < lmac->dmacs_cfg; i++)
  318. bgx_set_dmac_cam_filter_mac(bgx, lmacid,
  319. lmac->dmacs[i].dmac, i);
  320. }
  321. bgx_reg_write(bgx, lmacid, BGX_CMRX_RX_DMAC_CTL, cfg);
  322. }
  323. EXPORT_SYMBOL(bgx_set_xcast_mode);
  324. void bgx_reset_xcast_mode(int node, int bgx_idx, int lmacid, u8 vf_id)
  325. {
  326. struct bgx *bgx = get_bgx(node, bgx_idx);
  327. if (!bgx)
  328. return;
  329. bgx_lmac_remove_filters(&bgx->lmac[lmacid], vf_id);
  330. bgx_flush_dmac_cam_filter(bgx, lmacid);
  331. bgx_set_xcast_mode(node, bgx_idx, lmacid,
  332. (BGX_XCAST_BCAST_ACCEPT | BGX_XCAST_MCAST_ACCEPT));
  333. }
  334. EXPORT_SYMBOL(bgx_reset_xcast_mode);
  335. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable)
  336. {
  337. struct bgx *bgx = get_bgx(node, bgx_idx);
  338. struct lmac *lmac;
  339. u64 cfg;
  340. if (!bgx)
  341. return;
  342. lmac = &bgx->lmac[lmacid];
  343. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  344. if (enable) {
  345. cfg |= CMR_PKT_RX_EN | CMR_PKT_TX_EN;
  346. /* enable TX FIFO Underflow interrupt */
  347. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_INT_ENA_W1S,
  348. GMI_TXX_INT_UNDFLW);
  349. } else {
  350. cfg &= ~(CMR_PKT_RX_EN | CMR_PKT_TX_EN);
  351. /* Disable TX FIFO Underflow interrupt */
  352. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_INT_ENA_W1C,
  353. GMI_TXX_INT_UNDFLW);
  354. }
  355. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  356. if (bgx->is_rgx)
  357. xcv_setup_link(enable ? lmac->link_up : 0, lmac->last_speed);
  358. }
  359. EXPORT_SYMBOL(bgx_lmac_rx_tx_enable);
  360. /* Enables or disables timestamp insertion by BGX for Rx packets */
  361. void bgx_config_timestamping(int node, int bgx_idx, int lmacid, bool enable)
  362. {
  363. struct bgx *bgx = get_bgx(node, bgx_idx);
  364. struct lmac *lmac;
  365. u64 csr_offset, cfg;
  366. if (!bgx)
  367. return;
  368. lmac = &bgx->lmac[lmacid];
  369. if (lmac->lmac_type == BGX_MODE_SGMII ||
  370. lmac->lmac_type == BGX_MODE_QSGMII ||
  371. lmac->lmac_type == BGX_MODE_RGMII)
  372. csr_offset = BGX_GMP_GMI_RXX_FRM_CTL;
  373. else
  374. csr_offset = BGX_SMUX_RX_FRM_CTL;
  375. cfg = bgx_reg_read(bgx, lmacid, csr_offset);
  376. if (enable)
  377. cfg |= BGX_PKT_RX_PTP_EN;
  378. else
  379. cfg &= ~BGX_PKT_RX_PTP_EN;
  380. bgx_reg_write(bgx, lmacid, csr_offset, cfg);
  381. }
  382. EXPORT_SYMBOL(bgx_config_timestamping);
  383. void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause)
  384. {
  385. struct pfc *pfc = (struct pfc *)pause;
  386. struct bgx *bgx = get_bgx(node, bgx_idx);
  387. struct lmac *lmac;
  388. u64 cfg;
  389. if (!bgx)
  390. return;
  391. lmac = &bgx->lmac[lmacid];
  392. if (lmac->is_sgmii)
  393. return;
  394. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_CBFC_CTL);
  395. pfc->fc_rx = cfg & RX_EN;
  396. pfc->fc_tx = cfg & TX_EN;
  397. pfc->autoneg = 0;
  398. }
  399. EXPORT_SYMBOL(bgx_lmac_get_pfc);
  400. void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause)
  401. {
  402. struct pfc *pfc = (struct pfc *)pause;
  403. struct bgx *bgx = get_bgx(node, bgx_idx);
  404. struct lmac *lmac;
  405. u64 cfg;
  406. if (!bgx)
  407. return;
  408. lmac = &bgx->lmac[lmacid];
  409. if (lmac->is_sgmii)
  410. return;
  411. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_CBFC_CTL);
  412. cfg &= ~(RX_EN | TX_EN);
  413. cfg |= (pfc->fc_rx ? RX_EN : 0x00);
  414. cfg |= (pfc->fc_tx ? TX_EN : 0x00);
  415. bgx_reg_write(bgx, lmacid, BGX_SMUX_CBFC_CTL, cfg);
  416. }
  417. EXPORT_SYMBOL(bgx_lmac_set_pfc);
  418. static void bgx_sgmii_change_link_state(struct lmac *lmac)
  419. {
  420. struct bgx *bgx = lmac->bgx;
  421. u64 cmr_cfg;
  422. u64 port_cfg = 0;
  423. u64 misc_ctl = 0;
  424. bool tx_en, rx_en;
  425. cmr_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_CMRX_CFG);
  426. tx_en = cmr_cfg & CMR_PKT_TX_EN;
  427. rx_en = cmr_cfg & CMR_PKT_RX_EN;
  428. cmr_cfg &= ~(CMR_PKT_RX_EN | CMR_PKT_TX_EN);
  429. bgx_reg_write(bgx, lmac->lmacid, BGX_CMRX_CFG, cmr_cfg);
  430. /* Wait for BGX RX to be idle */
  431. if (bgx_poll_reg(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG,
  432. GMI_PORT_CFG_RX_IDLE, false)) {
  433. dev_err(&bgx->pdev->dev, "BGX%d LMAC%d GMI RX not idle\n",
  434. bgx->bgx_id, lmac->lmacid);
  435. return;
  436. }
  437. /* Wait for BGX TX to be idle */
  438. if (bgx_poll_reg(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG,
  439. GMI_PORT_CFG_TX_IDLE, false)) {
  440. dev_err(&bgx->pdev->dev, "BGX%d LMAC%d GMI TX not idle\n",
  441. bgx->bgx_id, lmac->lmacid);
  442. return;
  443. }
  444. port_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG);
  445. misc_ctl = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_PCS_MISCX_CTL);
  446. if (lmac->link_up) {
  447. misc_ctl &= ~PCS_MISC_CTL_GMX_ENO;
  448. port_cfg &= ~GMI_PORT_CFG_DUPLEX;
  449. port_cfg |= (lmac->last_duplex << 2);
  450. } else {
  451. misc_ctl |= PCS_MISC_CTL_GMX_ENO;
  452. }
  453. switch (lmac->last_speed) {
  454. case 10:
  455. port_cfg &= ~GMI_PORT_CFG_SPEED; /* speed 0 */
  456. port_cfg |= GMI_PORT_CFG_SPEED_MSB; /* speed_msb 1 */
  457. port_cfg &= ~GMI_PORT_CFG_SLOT_TIME; /* slottime 0 */
  458. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  459. misc_ctl |= 50; /* samp_pt */
  460. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 64);
  461. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_BURST, 0);
  462. break;
  463. case 100:
  464. port_cfg &= ~GMI_PORT_CFG_SPEED; /* speed 0 */
  465. port_cfg &= ~GMI_PORT_CFG_SPEED_MSB; /* speed_msb 0 */
  466. port_cfg &= ~GMI_PORT_CFG_SLOT_TIME; /* slottime 0 */
  467. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  468. misc_ctl |= 5; /* samp_pt */
  469. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 64);
  470. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_BURST, 0);
  471. break;
  472. case 1000:
  473. port_cfg |= GMI_PORT_CFG_SPEED; /* speed 1 */
  474. port_cfg &= ~GMI_PORT_CFG_SPEED_MSB; /* speed_msb 0 */
  475. port_cfg |= GMI_PORT_CFG_SLOT_TIME; /* slottime 1 */
  476. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  477. misc_ctl |= 1; /* samp_pt */
  478. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 512);
  479. if (lmac->last_duplex)
  480. bgx_reg_write(bgx, lmac->lmacid,
  481. BGX_GMP_GMI_TXX_BURST, 0);
  482. else
  483. bgx_reg_write(bgx, lmac->lmacid,
  484. BGX_GMP_GMI_TXX_BURST, 8192);
  485. break;
  486. default:
  487. break;
  488. }
  489. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_PCS_MISCX_CTL, misc_ctl);
  490. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG, port_cfg);
  491. /* Restore CMR config settings */
  492. cmr_cfg |= (rx_en ? CMR_PKT_RX_EN : 0) | (tx_en ? CMR_PKT_TX_EN : 0);
  493. bgx_reg_write(bgx, lmac->lmacid, BGX_CMRX_CFG, cmr_cfg);
  494. if (bgx->is_rgx && (cmr_cfg & (CMR_PKT_RX_EN | CMR_PKT_TX_EN)))
  495. xcv_setup_link(lmac->link_up, lmac->last_speed);
  496. }
  497. static void bgx_lmac_handler(struct net_device *netdev)
  498. {
  499. struct lmac *lmac = container_of(netdev, struct lmac, netdev);
  500. struct phy_device *phydev;
  501. int link_changed = 0;
  502. if (!lmac)
  503. return;
  504. phydev = lmac->phydev;
  505. if (!phydev->link && lmac->last_link)
  506. link_changed = -1;
  507. if (phydev->link &&
  508. (lmac->last_duplex != phydev->duplex ||
  509. lmac->last_link != phydev->link ||
  510. lmac->last_speed != phydev->speed)) {
  511. link_changed = 1;
  512. }
  513. lmac->last_link = phydev->link;
  514. lmac->last_speed = phydev->speed;
  515. lmac->last_duplex = phydev->duplex;
  516. if (!link_changed)
  517. return;
  518. if (link_changed > 0)
  519. lmac->link_up = true;
  520. else
  521. lmac->link_up = false;
  522. if (lmac->is_sgmii)
  523. bgx_sgmii_change_link_state(lmac);
  524. else
  525. bgx_xaui_check_link(lmac);
  526. }
  527. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx)
  528. {
  529. struct bgx *bgx;
  530. bgx = get_bgx(node, bgx_idx);
  531. if (!bgx)
  532. return 0;
  533. if (idx > 8)
  534. lmac = 0;
  535. return bgx_reg_read(bgx, lmac, BGX_CMRX_RX_STAT0 + (idx * 8));
  536. }
  537. EXPORT_SYMBOL(bgx_get_rx_stats);
  538. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx)
  539. {
  540. struct bgx *bgx;
  541. bgx = get_bgx(node, bgx_idx);
  542. if (!bgx)
  543. return 0;
  544. return bgx_reg_read(bgx, lmac, BGX_CMRX_TX_STAT0 + (idx * 8));
  545. }
  546. EXPORT_SYMBOL(bgx_get_tx_stats);
  547. /* Configure BGX LMAC in internal loopback mode */
  548. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  549. int lmac_idx, bool enable)
  550. {
  551. struct bgx *bgx;
  552. struct lmac *lmac;
  553. u64 cfg;
  554. bgx = get_bgx(node, bgx_idx);
  555. if (!bgx)
  556. return;
  557. lmac = &bgx->lmac[lmac_idx];
  558. if (lmac->is_sgmii) {
  559. cfg = bgx_reg_read(bgx, lmac_idx, BGX_GMP_PCS_MRX_CTL);
  560. if (enable)
  561. cfg |= PCS_MRX_CTL_LOOPBACK1;
  562. else
  563. cfg &= ~PCS_MRX_CTL_LOOPBACK1;
  564. bgx_reg_write(bgx, lmac_idx, BGX_GMP_PCS_MRX_CTL, cfg);
  565. } else {
  566. cfg = bgx_reg_read(bgx, lmac_idx, BGX_SPUX_CONTROL1);
  567. if (enable)
  568. cfg |= SPU_CTL_LOOPBACK;
  569. else
  570. cfg &= ~SPU_CTL_LOOPBACK;
  571. bgx_reg_write(bgx, lmac_idx, BGX_SPUX_CONTROL1, cfg);
  572. }
  573. }
  574. EXPORT_SYMBOL(bgx_lmac_internal_loopback);
  575. static int bgx_lmac_sgmii_init(struct bgx *bgx, struct lmac *lmac)
  576. {
  577. int lmacid = lmac->lmacid;
  578. u64 cfg;
  579. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_THRESH, 0x30);
  580. /* max packet size */
  581. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_RXX_JABBER, MAX_FRAME_SIZE);
  582. /* Disable frame alignment if using preamble */
  583. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND);
  584. if (cfg & 1)
  585. bgx_reg_write(bgx, lmacid, BGX_GMP_GMI_TXX_SGMII_CTL, 0);
  586. /* Enable lmac */
  587. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  588. /* PCS reset */
  589. bgx_reg_modify(bgx, lmacid, BGX_GMP_PCS_MRX_CTL, PCS_MRX_CTL_RESET);
  590. if (bgx_poll_reg(bgx, lmacid, BGX_GMP_PCS_MRX_CTL,
  591. PCS_MRX_CTL_RESET, true)) {
  592. dev_err(&bgx->pdev->dev, "BGX PCS reset not completed\n");
  593. return -1;
  594. }
  595. /* power down, reset autoneg, autoneg enable */
  596. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_PCS_MRX_CTL);
  597. cfg &= ~PCS_MRX_CTL_PWR_DN;
  598. cfg |= PCS_MRX_CTL_RST_AN;
  599. if (lmac->phydev) {
  600. cfg |= PCS_MRX_CTL_AN_EN;
  601. } else {
  602. /* In scenarios where PHY driver is not present or it's a
  603. * non-standard PHY, FW sets AN_EN to inform Linux driver
  604. * to do auto-neg and link polling or not.
  605. */
  606. if (cfg & PCS_MRX_CTL_AN_EN)
  607. lmac->autoneg = true;
  608. }
  609. bgx_reg_write(bgx, lmacid, BGX_GMP_PCS_MRX_CTL, cfg);
  610. if (lmac->lmac_type == BGX_MODE_QSGMII) {
  611. /* Disable disparity check for QSGMII */
  612. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_PCS_MISCX_CTL);
  613. cfg &= ~PCS_MISC_CTL_DISP_EN;
  614. bgx_reg_write(bgx, lmacid, BGX_GMP_PCS_MISCX_CTL, cfg);
  615. return 0;
  616. }
  617. if ((lmac->lmac_type == BGX_MODE_SGMII) && lmac->phydev) {
  618. if (bgx_poll_reg(bgx, lmacid, BGX_GMP_PCS_MRX_STATUS,
  619. PCS_MRX_STATUS_AN_CPT, false)) {
  620. dev_err(&bgx->pdev->dev, "BGX AN_CPT not completed\n");
  621. return -1;
  622. }
  623. }
  624. return 0;
  625. }
  626. static int bgx_lmac_xaui_init(struct bgx *bgx, struct lmac *lmac)
  627. {
  628. u64 cfg;
  629. int lmacid = lmac->lmacid;
  630. /* Reset SPU */
  631. bgx_reg_modify(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET);
  632. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET, true)) {
  633. dev_err(&bgx->pdev->dev, "BGX SPU reset not completed\n");
  634. return -1;
  635. }
  636. /* Disable LMAC */
  637. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  638. cfg &= ~CMR_EN;
  639. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  640. bgx_reg_modify(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_LOW_POWER);
  641. /* Set interleaved running disparity for RXAUI */
  642. if (lmac->lmac_type == BGX_MODE_RXAUI)
  643. bgx_reg_modify(bgx, lmacid, BGX_SPUX_MISC_CONTROL,
  644. SPU_MISC_CTL_INTLV_RDISP);
  645. /* Clear receive packet disable */
  646. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_MISC_CONTROL);
  647. cfg &= ~SPU_MISC_CTL_RX_DIS;
  648. bgx_reg_write(bgx, lmacid, BGX_SPUX_MISC_CONTROL, cfg);
  649. /* clear all interrupts */
  650. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_RX_INT);
  651. bgx_reg_write(bgx, lmacid, BGX_SMUX_RX_INT, cfg);
  652. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_INT);
  653. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_INT, cfg);
  654. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  655. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  656. if (lmac->use_training) {
  657. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LP_CUP, 0x00);
  658. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LD_CUP, 0x00);
  659. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LD_REP, 0x00);
  660. /* training enable */
  661. bgx_reg_modify(bgx, lmacid,
  662. BGX_SPUX_BR_PMD_CRTL, SPU_PMD_CRTL_TRAIN_EN);
  663. }
  664. /* Append FCS to each packet */
  665. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_APPEND, SMU_TX_APPEND_FCS_D);
  666. /* Disable forward error correction */
  667. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_FEC_CONTROL);
  668. cfg &= ~SPU_FEC_CTL_FEC_EN;
  669. bgx_reg_write(bgx, lmacid, BGX_SPUX_FEC_CONTROL, cfg);
  670. /* Disable autoneg */
  671. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_AN_CONTROL);
  672. cfg = cfg & ~(SPU_AN_CTL_AN_EN | SPU_AN_CTL_XNP_EN);
  673. bgx_reg_write(bgx, lmacid, BGX_SPUX_AN_CONTROL, cfg);
  674. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_AN_ADV);
  675. if (lmac->lmac_type == BGX_MODE_10G_KR)
  676. cfg |= (1 << 23);
  677. else if (lmac->lmac_type == BGX_MODE_40G_KR)
  678. cfg |= (1 << 24);
  679. else
  680. cfg &= ~((1 << 23) | (1 << 24));
  681. cfg = cfg & (~((1ULL << 25) | (1ULL << 22) | (1ULL << 12)));
  682. bgx_reg_write(bgx, lmacid, BGX_SPUX_AN_ADV, cfg);
  683. cfg = bgx_reg_read(bgx, 0, BGX_SPU_DBG_CONTROL);
  684. cfg &= ~SPU_DBG_CTL_AN_ARB_LINK_CHK_EN;
  685. bgx_reg_write(bgx, 0, BGX_SPU_DBG_CONTROL, cfg);
  686. /* Enable lmac */
  687. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  688. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_CONTROL1);
  689. cfg &= ~SPU_CTL_LOW_POWER;
  690. bgx_reg_write(bgx, lmacid, BGX_SPUX_CONTROL1, cfg);
  691. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_CTL);
  692. cfg &= ~SMU_TX_CTL_UNI_EN;
  693. cfg |= SMU_TX_CTL_DIC_EN;
  694. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_CTL, cfg);
  695. /* Enable receive and transmission of pause frames */
  696. bgx_reg_write(bgx, lmacid, BGX_SMUX_CBFC_CTL, ((0xffffULL << 32) |
  697. BCK_EN | DRP_EN | TX_EN | RX_EN));
  698. /* Configure pause time and interval */
  699. bgx_reg_write(bgx, lmacid,
  700. BGX_SMUX_TX_PAUSE_PKT_TIME, DEFAULT_PAUSE_TIME);
  701. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_PAUSE_PKT_INTERVAL);
  702. cfg &= ~0xFFFFull;
  703. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_PAUSE_PKT_INTERVAL,
  704. cfg | (DEFAULT_PAUSE_TIME - 0x1000));
  705. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_PAUSE_ZERO, 0x01);
  706. /* take lmac_count into account */
  707. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_THRESH, (0x100 - 1));
  708. /* max packet size */
  709. bgx_reg_modify(bgx, lmacid, BGX_SMUX_RX_JABBER, MAX_FRAME_SIZE);
  710. return 0;
  711. }
  712. static int bgx_xaui_check_link(struct lmac *lmac)
  713. {
  714. struct bgx *bgx = lmac->bgx;
  715. int lmacid = lmac->lmacid;
  716. int lmac_type = lmac->lmac_type;
  717. u64 cfg;
  718. if (lmac->use_training) {
  719. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  720. if (!(cfg & (1ull << 13))) {
  721. cfg = (1ull << 13) | (1ull << 14);
  722. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  723. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL);
  724. cfg |= (1ull << 0);
  725. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL, cfg);
  726. return -1;
  727. }
  728. }
  729. /* wait for PCS to come out of reset */
  730. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET, true)) {
  731. dev_err(&bgx->pdev->dev, "BGX SPU reset not completed\n");
  732. return -1;
  733. }
  734. if ((lmac_type == BGX_MODE_10G_KR) || (lmac_type == BGX_MODE_XFI) ||
  735. (lmac_type == BGX_MODE_40G_KR) || (lmac_type == BGX_MODE_XLAUI)) {
  736. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_BR_STATUS1,
  737. SPU_BR_STATUS_BLK_LOCK, false)) {
  738. dev_err(&bgx->pdev->dev,
  739. "SPU_BR_STATUS_BLK_LOCK not completed\n");
  740. return -1;
  741. }
  742. } else {
  743. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_BX_STATUS,
  744. SPU_BX_STATUS_RX_ALIGN, false)) {
  745. dev_err(&bgx->pdev->dev,
  746. "SPU_BX_STATUS_RX_ALIGN not completed\n");
  747. return -1;
  748. }
  749. }
  750. /* Clear rcvflt bit (latching high) and read it back */
  751. if (bgx_reg_read(bgx, lmacid, BGX_SPUX_STATUS2) & SPU_STATUS2_RCVFLT)
  752. bgx_reg_modify(bgx, lmacid,
  753. BGX_SPUX_STATUS2, SPU_STATUS2_RCVFLT);
  754. if (bgx_reg_read(bgx, lmacid, BGX_SPUX_STATUS2) & SPU_STATUS2_RCVFLT) {
  755. dev_err(&bgx->pdev->dev, "Receive fault, retry training\n");
  756. if (lmac->use_training) {
  757. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  758. if (!(cfg & (1ull << 13))) {
  759. cfg = (1ull << 13) | (1ull << 14);
  760. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  761. cfg = bgx_reg_read(bgx, lmacid,
  762. BGX_SPUX_BR_PMD_CRTL);
  763. cfg |= (1ull << 0);
  764. bgx_reg_write(bgx, lmacid,
  765. BGX_SPUX_BR_PMD_CRTL, cfg);
  766. return -1;
  767. }
  768. }
  769. return -1;
  770. }
  771. /* Wait for BGX RX to be idle */
  772. if (bgx_poll_reg(bgx, lmacid, BGX_SMUX_CTL, SMU_CTL_RX_IDLE, false)) {
  773. dev_err(&bgx->pdev->dev, "SMU RX not idle\n");
  774. return -1;
  775. }
  776. /* Wait for BGX TX to be idle */
  777. if (bgx_poll_reg(bgx, lmacid, BGX_SMUX_CTL, SMU_CTL_TX_IDLE, false)) {
  778. dev_err(&bgx->pdev->dev, "SMU TX not idle\n");
  779. return -1;
  780. }
  781. /* Check for MAC RX faults */
  782. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_RX_CTL);
  783. /* 0 - Link is okay, 1 - Local fault, 2 - Remote fault */
  784. cfg &= SMU_RX_CTL_STATUS;
  785. if (!cfg)
  786. return 0;
  787. /* Rx local/remote fault seen.
  788. * Do lmac reinit to see if condition recovers
  789. */
  790. bgx_lmac_xaui_init(bgx, lmac);
  791. return -1;
  792. }
  793. static void bgx_poll_for_sgmii_link(struct lmac *lmac)
  794. {
  795. u64 pcs_link, an_result;
  796. u8 speed;
  797. pcs_link = bgx_reg_read(lmac->bgx, lmac->lmacid,
  798. BGX_GMP_PCS_MRX_STATUS);
  799. /*Link state bit is sticky, read it again*/
  800. if (!(pcs_link & PCS_MRX_STATUS_LINK))
  801. pcs_link = bgx_reg_read(lmac->bgx, lmac->lmacid,
  802. BGX_GMP_PCS_MRX_STATUS);
  803. if (bgx_poll_reg(lmac->bgx, lmac->lmacid, BGX_GMP_PCS_MRX_STATUS,
  804. PCS_MRX_STATUS_AN_CPT, false)) {
  805. lmac->link_up = false;
  806. lmac->last_speed = SPEED_UNKNOWN;
  807. lmac->last_duplex = DUPLEX_UNKNOWN;
  808. goto next_poll;
  809. }
  810. lmac->link_up = ((pcs_link & PCS_MRX_STATUS_LINK) != 0) ? true : false;
  811. an_result = bgx_reg_read(lmac->bgx, lmac->lmacid,
  812. BGX_GMP_PCS_ANX_AN_RESULTS);
  813. speed = (an_result >> 3) & 0x3;
  814. lmac->last_duplex = (an_result >> 1) & 0x1;
  815. switch (speed) {
  816. case 0:
  817. lmac->last_speed = 10;
  818. break;
  819. case 1:
  820. lmac->last_speed = 100;
  821. break;
  822. case 2:
  823. lmac->last_speed = 1000;
  824. break;
  825. default:
  826. lmac->link_up = false;
  827. lmac->last_speed = SPEED_UNKNOWN;
  828. lmac->last_duplex = DUPLEX_UNKNOWN;
  829. break;
  830. }
  831. next_poll:
  832. if (lmac->last_link != lmac->link_up) {
  833. if (lmac->link_up)
  834. bgx_sgmii_change_link_state(lmac);
  835. lmac->last_link = lmac->link_up;
  836. }
  837. queue_delayed_work(lmac->check_link, &lmac->dwork, HZ * 3);
  838. }
  839. static void bgx_poll_for_link(struct work_struct *work)
  840. {
  841. struct lmac *lmac;
  842. u64 spu_link, smu_link;
  843. lmac = container_of(work, struct lmac, dwork.work);
  844. if (lmac->is_sgmii) {
  845. bgx_poll_for_sgmii_link(lmac);
  846. return;
  847. }
  848. /* Receive link is latching low. Force it high and verify it */
  849. bgx_reg_modify(lmac->bgx, lmac->lmacid,
  850. BGX_SPUX_STATUS1, SPU_STATUS1_RCV_LNK);
  851. bgx_poll_reg(lmac->bgx, lmac->lmacid, BGX_SPUX_STATUS1,
  852. SPU_STATUS1_RCV_LNK, false);
  853. spu_link = bgx_reg_read(lmac->bgx, lmac->lmacid, BGX_SPUX_STATUS1);
  854. smu_link = bgx_reg_read(lmac->bgx, lmac->lmacid, BGX_SMUX_RX_CTL);
  855. if ((spu_link & SPU_STATUS1_RCV_LNK) &&
  856. !(smu_link & SMU_RX_CTL_STATUS)) {
  857. lmac->link_up = 1;
  858. if (lmac->lmac_type == BGX_MODE_XLAUI)
  859. lmac->last_speed = 40000;
  860. else
  861. lmac->last_speed = 10000;
  862. lmac->last_duplex = 1;
  863. } else {
  864. lmac->link_up = 0;
  865. lmac->last_speed = SPEED_UNKNOWN;
  866. lmac->last_duplex = DUPLEX_UNKNOWN;
  867. }
  868. if (lmac->last_link != lmac->link_up) {
  869. if (lmac->link_up) {
  870. if (bgx_xaui_check_link(lmac)) {
  871. /* Errors, clear link_up state */
  872. lmac->link_up = 0;
  873. lmac->last_speed = SPEED_UNKNOWN;
  874. lmac->last_duplex = DUPLEX_UNKNOWN;
  875. }
  876. }
  877. lmac->last_link = lmac->link_up;
  878. }
  879. queue_delayed_work(lmac->check_link, &lmac->dwork, HZ * 2);
  880. }
  881. static int phy_interface_mode(u8 lmac_type)
  882. {
  883. if (lmac_type == BGX_MODE_QSGMII)
  884. return PHY_INTERFACE_MODE_QSGMII;
  885. if (lmac_type == BGX_MODE_RGMII)
  886. return PHY_INTERFACE_MODE_RGMII;
  887. return PHY_INTERFACE_MODE_SGMII;
  888. }
  889. static int bgx_lmac_enable(struct bgx *bgx, u8 lmacid)
  890. {
  891. struct lmac *lmac;
  892. u64 cfg;
  893. lmac = &bgx->lmac[lmacid];
  894. lmac->bgx = bgx;
  895. if ((lmac->lmac_type == BGX_MODE_SGMII) ||
  896. (lmac->lmac_type == BGX_MODE_QSGMII) ||
  897. (lmac->lmac_type == BGX_MODE_RGMII)) {
  898. lmac->is_sgmii = 1;
  899. if (bgx_lmac_sgmii_init(bgx, lmac))
  900. return -1;
  901. } else {
  902. lmac->is_sgmii = 0;
  903. if (bgx_lmac_xaui_init(bgx, lmac))
  904. return -1;
  905. }
  906. if (lmac->is_sgmii) {
  907. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND);
  908. cfg |= ((1ull << 2) | (1ull << 1)); /* FCS and PAD */
  909. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND, cfg);
  910. bgx_reg_write(bgx, lmacid, BGX_GMP_GMI_TXX_MIN_PKT, 60 - 1);
  911. } else {
  912. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_APPEND);
  913. cfg |= ((1ull << 2) | (1ull << 1)); /* FCS and PAD */
  914. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_APPEND, cfg);
  915. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_MIN_PKT, 60 + 4);
  916. }
  917. /* actual number of filters available to exact LMAC */
  918. lmac->dmacs_count = (RX_DMAC_COUNT / bgx->lmac_count);
  919. lmac->dmacs = kcalloc(lmac->dmacs_count, sizeof(*lmac->dmacs),
  920. GFP_KERNEL);
  921. if (!lmac->dmacs)
  922. return -ENOMEM;
  923. /* Enable lmac */
  924. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  925. /* Restore default cfg, incase low level firmware changed it */
  926. bgx_reg_write(bgx, lmacid, BGX_CMRX_RX_DMAC_CTL, 0x03);
  927. if ((lmac->lmac_type != BGX_MODE_XFI) &&
  928. (lmac->lmac_type != BGX_MODE_XLAUI) &&
  929. (lmac->lmac_type != BGX_MODE_40G_KR) &&
  930. (lmac->lmac_type != BGX_MODE_10G_KR)) {
  931. if (!lmac->phydev) {
  932. if (lmac->autoneg) {
  933. bgx_reg_write(bgx, lmacid,
  934. BGX_GMP_PCS_LINKX_TIMER,
  935. PCS_LINKX_TIMER_COUNT);
  936. goto poll;
  937. } else {
  938. /* Default to below link speed and duplex */
  939. lmac->link_up = true;
  940. lmac->last_speed = 1000;
  941. lmac->last_duplex = 1;
  942. bgx_sgmii_change_link_state(lmac);
  943. return 0;
  944. }
  945. }
  946. lmac->phydev->dev_flags = 0;
  947. if (phy_connect_direct(&lmac->netdev, lmac->phydev,
  948. bgx_lmac_handler,
  949. phy_interface_mode(lmac->lmac_type)))
  950. return -ENODEV;
  951. phy_start(lmac->phydev);
  952. return 0;
  953. }
  954. poll:
  955. lmac->check_link = alloc_workqueue("check_link", WQ_UNBOUND |
  956. WQ_MEM_RECLAIM, 1);
  957. if (!lmac->check_link)
  958. return -ENOMEM;
  959. INIT_DELAYED_WORK(&lmac->dwork, bgx_poll_for_link);
  960. queue_delayed_work(lmac->check_link, &lmac->dwork, 0);
  961. return 0;
  962. }
  963. static void bgx_lmac_disable(struct bgx *bgx, u8 lmacid)
  964. {
  965. struct lmac *lmac;
  966. u64 cfg;
  967. lmac = &bgx->lmac[lmacid];
  968. if (lmac->check_link) {
  969. /* Destroy work queue */
  970. cancel_delayed_work_sync(&lmac->dwork);
  971. destroy_workqueue(lmac->check_link);
  972. }
  973. /* Disable packet reception */
  974. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  975. cfg &= ~CMR_PKT_RX_EN;
  976. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  977. /* Give chance for Rx/Tx FIFO to get drained */
  978. bgx_poll_reg(bgx, lmacid, BGX_CMRX_RX_FIFO_LEN, (u64)0x1FFF, true);
  979. bgx_poll_reg(bgx, lmacid, BGX_CMRX_TX_FIFO_LEN, (u64)0x3FFF, true);
  980. /* Disable packet transmission */
  981. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  982. cfg &= ~CMR_PKT_TX_EN;
  983. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  984. /* Disable serdes lanes */
  985. if (!lmac->is_sgmii)
  986. bgx_reg_modify(bgx, lmacid,
  987. BGX_SPUX_CONTROL1, SPU_CTL_LOW_POWER);
  988. else
  989. bgx_reg_modify(bgx, lmacid,
  990. BGX_GMP_PCS_MRX_CTL, PCS_MRX_CTL_PWR_DN);
  991. /* Disable LMAC */
  992. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  993. cfg &= ~CMR_EN;
  994. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  995. bgx_flush_dmac_cam_filter(bgx, lmacid);
  996. kfree(lmac->dmacs);
  997. if ((lmac->lmac_type != BGX_MODE_XFI) &&
  998. (lmac->lmac_type != BGX_MODE_XLAUI) &&
  999. (lmac->lmac_type != BGX_MODE_40G_KR) &&
  1000. (lmac->lmac_type != BGX_MODE_10G_KR) && lmac->phydev)
  1001. phy_disconnect(lmac->phydev);
  1002. lmac->phydev = NULL;
  1003. }
  1004. static void bgx_init_hw(struct bgx *bgx)
  1005. {
  1006. int i;
  1007. struct lmac *lmac;
  1008. bgx_reg_modify(bgx, 0, BGX_CMR_GLOBAL_CFG, CMR_GLOBAL_CFG_FCS_STRIP);
  1009. if (bgx_reg_read(bgx, 0, BGX_CMR_BIST_STATUS))
  1010. dev_err(&bgx->pdev->dev, "BGX%d BIST failed\n", bgx->bgx_id);
  1011. /* Set lmac type and lane2serdes mapping */
  1012. for (i = 0; i < bgx->lmac_count; i++) {
  1013. lmac = &bgx->lmac[i];
  1014. bgx_reg_write(bgx, i, BGX_CMRX_CFG,
  1015. (lmac->lmac_type << 8) | lmac->lane_to_sds);
  1016. bgx->lmac[i].lmacid_bd = lmac_count;
  1017. lmac_count++;
  1018. }
  1019. bgx_reg_write(bgx, 0, BGX_CMR_TX_LMACS, bgx->lmac_count);
  1020. bgx_reg_write(bgx, 0, BGX_CMR_RX_LMACS, bgx->lmac_count);
  1021. /* Set the backpressure AND mask */
  1022. for (i = 0; i < bgx->lmac_count; i++)
  1023. bgx_reg_modify(bgx, 0, BGX_CMR_CHAN_MSK_AND,
  1024. ((1ULL << MAX_BGX_CHANS_PER_LMAC) - 1) <<
  1025. (i * MAX_BGX_CHANS_PER_LMAC));
  1026. /* Disable all MAC filtering */
  1027. for (i = 0; i < RX_DMAC_COUNT; i++)
  1028. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM + (i * 8), 0x00);
  1029. /* Disable MAC steering (NCSI traffic) */
  1030. for (i = 0; i < RX_TRAFFIC_STEER_RULE_COUNT; i++)
  1031. bgx_reg_write(bgx, 0, BGX_CMR_RX_STREERING + (i * 8), 0x00);
  1032. }
  1033. static u8 bgx_get_lane2sds_cfg(struct bgx *bgx, struct lmac *lmac)
  1034. {
  1035. return (u8)(bgx_reg_read(bgx, lmac->lmacid, BGX_CMRX_CFG) & 0xFF);
  1036. }
  1037. static void bgx_print_qlm_mode(struct bgx *bgx, u8 lmacid)
  1038. {
  1039. struct device *dev = &bgx->pdev->dev;
  1040. struct lmac *lmac;
  1041. char str[27];
  1042. if (!bgx->is_dlm && lmacid)
  1043. return;
  1044. lmac = &bgx->lmac[lmacid];
  1045. if (!bgx->is_dlm)
  1046. sprintf(str, "BGX%d QLM mode", bgx->bgx_id);
  1047. else
  1048. sprintf(str, "BGX%d LMAC%d mode", bgx->bgx_id, lmacid);
  1049. switch (lmac->lmac_type) {
  1050. case BGX_MODE_SGMII:
  1051. dev_info(dev, "%s: SGMII\n", (char *)str);
  1052. break;
  1053. case BGX_MODE_XAUI:
  1054. dev_info(dev, "%s: XAUI\n", (char *)str);
  1055. break;
  1056. case BGX_MODE_RXAUI:
  1057. dev_info(dev, "%s: RXAUI\n", (char *)str);
  1058. break;
  1059. case BGX_MODE_XFI:
  1060. if (!lmac->use_training)
  1061. dev_info(dev, "%s: XFI\n", (char *)str);
  1062. else
  1063. dev_info(dev, "%s: 10G_KR\n", (char *)str);
  1064. break;
  1065. case BGX_MODE_XLAUI:
  1066. if (!lmac->use_training)
  1067. dev_info(dev, "%s: XLAUI\n", (char *)str);
  1068. else
  1069. dev_info(dev, "%s: 40G_KR4\n", (char *)str);
  1070. break;
  1071. case BGX_MODE_QSGMII:
  1072. dev_info(dev, "%s: QSGMII\n", (char *)str);
  1073. break;
  1074. case BGX_MODE_RGMII:
  1075. dev_info(dev, "%s: RGMII\n", (char *)str);
  1076. break;
  1077. case BGX_MODE_INVALID:
  1078. /* Nothing to do */
  1079. break;
  1080. }
  1081. }
  1082. static void lmac_set_lane2sds(struct bgx *bgx, struct lmac *lmac)
  1083. {
  1084. switch (lmac->lmac_type) {
  1085. case BGX_MODE_SGMII:
  1086. case BGX_MODE_XFI:
  1087. lmac->lane_to_sds = lmac->lmacid;
  1088. break;
  1089. case BGX_MODE_XAUI:
  1090. case BGX_MODE_XLAUI:
  1091. case BGX_MODE_RGMII:
  1092. lmac->lane_to_sds = 0xE4;
  1093. break;
  1094. case BGX_MODE_RXAUI:
  1095. lmac->lane_to_sds = (lmac->lmacid) ? 0xE : 0x4;
  1096. break;
  1097. case BGX_MODE_QSGMII:
  1098. /* There is no way to determine if DLM0/2 is QSGMII or
  1099. * DLM1/3 is configured to QSGMII as bootloader will
  1100. * configure all LMACs, so take whatever is configured
  1101. * by low level firmware.
  1102. */
  1103. lmac->lane_to_sds = bgx_get_lane2sds_cfg(bgx, lmac);
  1104. break;
  1105. default:
  1106. lmac->lane_to_sds = 0;
  1107. break;
  1108. }
  1109. }
  1110. static void lmac_set_training(struct bgx *bgx, struct lmac *lmac, int lmacid)
  1111. {
  1112. if ((lmac->lmac_type != BGX_MODE_10G_KR) &&
  1113. (lmac->lmac_type != BGX_MODE_40G_KR)) {
  1114. lmac->use_training = 0;
  1115. return;
  1116. }
  1117. lmac->use_training = bgx_reg_read(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL) &
  1118. SPU_PMD_CRTL_TRAIN_EN;
  1119. }
  1120. static void bgx_set_lmac_config(struct bgx *bgx, u8 idx)
  1121. {
  1122. struct lmac *lmac;
  1123. u64 cmr_cfg;
  1124. u8 lmac_type;
  1125. u8 lane_to_sds;
  1126. lmac = &bgx->lmac[idx];
  1127. if (!bgx->is_dlm || bgx->is_rgx) {
  1128. /* Read LMAC0 type to figure out QLM mode
  1129. * This is configured by low level firmware
  1130. */
  1131. cmr_cfg = bgx_reg_read(bgx, 0, BGX_CMRX_CFG);
  1132. lmac->lmac_type = (cmr_cfg >> 8) & 0x07;
  1133. if (bgx->is_rgx)
  1134. lmac->lmac_type = BGX_MODE_RGMII;
  1135. lmac_set_training(bgx, lmac, 0);
  1136. lmac_set_lane2sds(bgx, lmac);
  1137. return;
  1138. }
  1139. /* For DLMs or SLMs on 80/81/83xx so many lane configurations
  1140. * are possible and vary across boards. Also Kernel doesn't have
  1141. * any way to identify board type/info and since firmware does,
  1142. * just take lmac type and serdes lane config as is.
  1143. */
  1144. cmr_cfg = bgx_reg_read(bgx, idx, BGX_CMRX_CFG);
  1145. lmac_type = (u8)((cmr_cfg >> 8) & 0x07);
  1146. lane_to_sds = (u8)(cmr_cfg & 0xFF);
  1147. /* Check if config is reset value */
  1148. if ((lmac_type == 0) && (lane_to_sds == 0xE4))
  1149. lmac->lmac_type = BGX_MODE_INVALID;
  1150. else
  1151. lmac->lmac_type = lmac_type;
  1152. lmac->lane_to_sds = lane_to_sds;
  1153. lmac_set_training(bgx, lmac, lmac->lmacid);
  1154. }
  1155. static void bgx_get_qlm_mode(struct bgx *bgx)
  1156. {
  1157. struct lmac *lmac;
  1158. u8 idx;
  1159. /* Init all LMAC's type to invalid */
  1160. for (idx = 0; idx < bgx->max_lmac; idx++) {
  1161. lmac = &bgx->lmac[idx];
  1162. lmac->lmacid = idx;
  1163. lmac->lmac_type = BGX_MODE_INVALID;
  1164. lmac->use_training = false;
  1165. }
  1166. /* It is assumed that low level firmware sets this value */
  1167. bgx->lmac_count = bgx_reg_read(bgx, 0, BGX_CMR_RX_LMACS) & 0x7;
  1168. if (bgx->lmac_count > bgx->max_lmac)
  1169. bgx->lmac_count = bgx->max_lmac;
  1170. for (idx = 0; idx < bgx->lmac_count; idx++) {
  1171. bgx_set_lmac_config(bgx, idx);
  1172. bgx_print_qlm_mode(bgx, idx);
  1173. }
  1174. }
  1175. #ifdef CONFIG_ACPI
  1176. static int acpi_get_mac_address(struct device *dev, struct acpi_device *adev,
  1177. u8 *dst)
  1178. {
  1179. u8 mac[ETH_ALEN];
  1180. int ret;
  1181. ret = fwnode_property_read_u8_array(acpi_fwnode_handle(adev),
  1182. "mac-address", mac, ETH_ALEN);
  1183. if (ret)
  1184. goto out;
  1185. if (!is_valid_ether_addr(mac)) {
  1186. dev_err(dev, "MAC address invalid: %pM\n", mac);
  1187. ret = -EINVAL;
  1188. goto out;
  1189. }
  1190. dev_info(dev, "MAC address set to: %pM\n", mac);
  1191. memcpy(dst, mac, ETH_ALEN);
  1192. out:
  1193. return ret;
  1194. }
  1195. /* Currently only sets the MAC address. */
  1196. static acpi_status bgx_acpi_register_phy(acpi_handle handle,
  1197. u32 lvl, void *context, void **rv)
  1198. {
  1199. struct bgx *bgx = context;
  1200. struct device *dev = &bgx->pdev->dev;
  1201. struct acpi_device *adev;
  1202. if (acpi_bus_get_device(handle, &adev))
  1203. goto out;
  1204. acpi_get_mac_address(dev, adev, bgx->lmac[bgx->acpi_lmac_idx].mac);
  1205. SET_NETDEV_DEV(&bgx->lmac[bgx->acpi_lmac_idx].netdev, dev);
  1206. bgx->lmac[bgx->acpi_lmac_idx].lmacid = bgx->acpi_lmac_idx;
  1207. bgx->acpi_lmac_idx++; /* move to next LMAC */
  1208. out:
  1209. return AE_OK;
  1210. }
  1211. static acpi_status bgx_acpi_match_id(acpi_handle handle, u32 lvl,
  1212. void *context, void **ret_val)
  1213. {
  1214. struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
  1215. struct bgx *bgx = context;
  1216. char bgx_sel[5];
  1217. snprintf(bgx_sel, 5, "BGX%d", bgx->bgx_id);
  1218. if (ACPI_FAILURE(acpi_get_name(handle, ACPI_SINGLE_NAME, &string))) {
  1219. pr_warn("Invalid link device\n");
  1220. return AE_OK;
  1221. }
  1222. if (strncmp(string.pointer, bgx_sel, 4))
  1223. return AE_OK;
  1224. acpi_walk_namespace(ACPI_TYPE_DEVICE, handle, 1,
  1225. bgx_acpi_register_phy, NULL, bgx, NULL);
  1226. kfree(string.pointer);
  1227. return AE_CTRL_TERMINATE;
  1228. }
  1229. static int bgx_init_acpi_phy(struct bgx *bgx)
  1230. {
  1231. acpi_get_devices(NULL, bgx_acpi_match_id, bgx, (void **)NULL);
  1232. return 0;
  1233. }
  1234. #else
  1235. static int bgx_init_acpi_phy(struct bgx *bgx)
  1236. {
  1237. return -ENODEV;
  1238. }
  1239. #endif /* CONFIG_ACPI */
  1240. #if IS_ENABLED(CONFIG_OF_MDIO)
  1241. static int bgx_init_of_phy(struct bgx *bgx)
  1242. {
  1243. struct fwnode_handle *fwn;
  1244. struct device_node *node = NULL;
  1245. u8 lmac = 0;
  1246. device_for_each_child_node(&bgx->pdev->dev, fwn) {
  1247. struct phy_device *pd;
  1248. struct device_node *phy_np;
  1249. const char *mac;
  1250. /* Should always be an OF node. But if it is not, we
  1251. * cannot handle it, so exit the loop.
  1252. */
  1253. node = to_of_node(fwn);
  1254. if (!node)
  1255. break;
  1256. mac = of_get_mac_address(node);
  1257. if (mac)
  1258. ether_addr_copy(bgx->lmac[lmac].mac, mac);
  1259. SET_NETDEV_DEV(&bgx->lmac[lmac].netdev, &bgx->pdev->dev);
  1260. bgx->lmac[lmac].lmacid = lmac;
  1261. phy_np = of_parse_phandle(node, "phy-handle", 0);
  1262. /* If there is no phy or defective firmware presents
  1263. * this cortina phy, for which there is no driver
  1264. * support, ignore it.
  1265. */
  1266. if (phy_np &&
  1267. !of_device_is_compatible(phy_np, "cortina,cs4223-slice")) {
  1268. /* Wait until the phy drivers are available */
  1269. pd = of_phy_find_device(phy_np);
  1270. if (!pd)
  1271. goto defer;
  1272. bgx->lmac[lmac].phydev = pd;
  1273. }
  1274. lmac++;
  1275. if (lmac == bgx->max_lmac) {
  1276. of_node_put(node);
  1277. break;
  1278. }
  1279. }
  1280. return 0;
  1281. defer:
  1282. /* We are bailing out, try not to leak device reference counts
  1283. * for phy devices we may have already found.
  1284. */
  1285. while (lmac) {
  1286. if (bgx->lmac[lmac].phydev) {
  1287. put_device(&bgx->lmac[lmac].phydev->mdio.dev);
  1288. bgx->lmac[lmac].phydev = NULL;
  1289. }
  1290. lmac--;
  1291. }
  1292. of_node_put(node);
  1293. return -EPROBE_DEFER;
  1294. }
  1295. #else
  1296. static int bgx_init_of_phy(struct bgx *bgx)
  1297. {
  1298. return -ENODEV;
  1299. }
  1300. #endif /* CONFIG_OF_MDIO */
  1301. static int bgx_init_phy(struct bgx *bgx)
  1302. {
  1303. if (!acpi_disabled)
  1304. return bgx_init_acpi_phy(bgx);
  1305. return bgx_init_of_phy(bgx);
  1306. }
  1307. static irqreturn_t bgx_intr_handler(int irq, void *data)
  1308. {
  1309. struct bgx *bgx = (struct bgx *)data;
  1310. u64 status, val;
  1311. int lmac;
  1312. for (lmac = 0; lmac < bgx->lmac_count; lmac++) {
  1313. status = bgx_reg_read(bgx, lmac, BGX_GMP_GMI_TXX_INT);
  1314. if (status & GMI_TXX_INT_UNDFLW) {
  1315. pci_err(bgx->pdev, "BGX%d lmac%d UNDFLW\n",
  1316. bgx->bgx_id, lmac);
  1317. val = bgx_reg_read(bgx, lmac, BGX_CMRX_CFG);
  1318. val &= ~CMR_EN;
  1319. bgx_reg_write(bgx, lmac, BGX_CMRX_CFG, val);
  1320. val |= CMR_EN;
  1321. bgx_reg_write(bgx, lmac, BGX_CMRX_CFG, val);
  1322. }
  1323. /* clear interrupts */
  1324. bgx_reg_write(bgx, lmac, BGX_GMP_GMI_TXX_INT, status);
  1325. }
  1326. return IRQ_HANDLED;
  1327. }
  1328. static void bgx_register_intr(struct pci_dev *pdev)
  1329. {
  1330. struct bgx *bgx = pci_get_drvdata(pdev);
  1331. int ret;
  1332. ret = pci_alloc_irq_vectors(pdev, BGX_LMAC_VEC_OFFSET,
  1333. BGX_LMAC_VEC_OFFSET, PCI_IRQ_ALL_TYPES);
  1334. if (ret < 0) {
  1335. pci_err(pdev, "Req for #%d msix vectors failed\n",
  1336. BGX_LMAC_VEC_OFFSET);
  1337. return;
  1338. }
  1339. ret = pci_request_irq(pdev, GMPX_GMI_TX_INT, bgx_intr_handler, NULL,
  1340. bgx, "BGX%d", bgx->bgx_id);
  1341. if (ret)
  1342. pci_free_irq(pdev, GMPX_GMI_TX_INT, bgx);
  1343. }
  1344. static int bgx_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1345. {
  1346. int err;
  1347. struct device *dev = &pdev->dev;
  1348. struct bgx *bgx = NULL;
  1349. u8 lmac;
  1350. u16 sdevid;
  1351. bgx = devm_kzalloc(dev, sizeof(*bgx), GFP_KERNEL);
  1352. if (!bgx)
  1353. return -ENOMEM;
  1354. bgx->pdev = pdev;
  1355. pci_set_drvdata(pdev, bgx);
  1356. err = pcim_enable_device(pdev);
  1357. if (err) {
  1358. dev_err(dev, "Failed to enable PCI device\n");
  1359. pci_set_drvdata(pdev, NULL);
  1360. return err;
  1361. }
  1362. err = pci_request_regions(pdev, DRV_NAME);
  1363. if (err) {
  1364. dev_err(dev, "PCI request regions failed 0x%x\n", err);
  1365. goto err_disable_device;
  1366. }
  1367. /* MAP configuration registers */
  1368. bgx->reg_base = pcim_iomap(pdev, PCI_CFG_REG_BAR_NUM, 0);
  1369. if (!bgx->reg_base) {
  1370. dev_err(dev, "BGX: Cannot map CSR memory space, aborting\n");
  1371. err = -ENOMEM;
  1372. goto err_release_regions;
  1373. }
  1374. set_max_bgx_per_node(pdev);
  1375. pci_read_config_word(pdev, PCI_DEVICE_ID, &sdevid);
  1376. if (sdevid != PCI_DEVICE_ID_THUNDER_RGX) {
  1377. bgx->bgx_id = (pci_resource_start(pdev,
  1378. PCI_CFG_REG_BAR_NUM) >> 24) & BGX_ID_MASK;
  1379. bgx->bgx_id += nic_get_node_id(pdev) * max_bgx_per_node;
  1380. bgx->max_lmac = MAX_LMAC_PER_BGX;
  1381. bgx_vnic[bgx->bgx_id] = bgx;
  1382. } else {
  1383. bgx->is_rgx = true;
  1384. bgx->max_lmac = 1;
  1385. bgx->bgx_id = MAX_BGX_PER_CN81XX - 1;
  1386. bgx_vnic[bgx->bgx_id] = bgx;
  1387. xcv_init_hw();
  1388. }
  1389. /* On 81xx all are DLMs and on 83xx there are 3 BGX QLMs and one
  1390. * BGX i.e BGX2 can be split across 2 DLMs.
  1391. */
  1392. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &sdevid);
  1393. if ((sdevid == PCI_SUBSYS_DEVID_81XX_BGX) ||
  1394. ((sdevid == PCI_SUBSYS_DEVID_83XX_BGX) && (bgx->bgx_id == 2)))
  1395. bgx->is_dlm = true;
  1396. bgx_get_qlm_mode(bgx);
  1397. err = bgx_init_phy(bgx);
  1398. if (err)
  1399. goto err_enable;
  1400. bgx_init_hw(bgx);
  1401. bgx_register_intr(pdev);
  1402. /* Enable all LMACs */
  1403. for (lmac = 0; lmac < bgx->lmac_count; lmac++) {
  1404. err = bgx_lmac_enable(bgx, lmac);
  1405. if (err) {
  1406. dev_err(dev, "BGX%d failed to enable lmac%d\n",
  1407. bgx->bgx_id, lmac);
  1408. while (lmac)
  1409. bgx_lmac_disable(bgx, --lmac);
  1410. goto err_enable;
  1411. }
  1412. }
  1413. return 0;
  1414. err_enable:
  1415. bgx_vnic[bgx->bgx_id] = NULL;
  1416. pci_free_irq(pdev, GMPX_GMI_TX_INT, bgx);
  1417. err_release_regions:
  1418. pci_release_regions(pdev);
  1419. err_disable_device:
  1420. pci_disable_device(pdev);
  1421. pci_set_drvdata(pdev, NULL);
  1422. return err;
  1423. }
  1424. static void bgx_remove(struct pci_dev *pdev)
  1425. {
  1426. struct bgx *bgx = pci_get_drvdata(pdev);
  1427. u8 lmac;
  1428. /* Disable all LMACs */
  1429. for (lmac = 0; lmac < bgx->lmac_count; lmac++)
  1430. bgx_lmac_disable(bgx, lmac);
  1431. pci_free_irq(pdev, GMPX_GMI_TX_INT, bgx);
  1432. bgx_vnic[bgx->bgx_id] = NULL;
  1433. pci_release_regions(pdev);
  1434. pci_disable_device(pdev);
  1435. pci_set_drvdata(pdev, NULL);
  1436. }
  1437. static struct pci_driver bgx_driver = {
  1438. .name = DRV_NAME,
  1439. .id_table = bgx_id_table,
  1440. .probe = bgx_probe,
  1441. .remove = bgx_remove,
  1442. };
  1443. static int __init bgx_init_module(void)
  1444. {
  1445. pr_info("%s, ver %s\n", DRV_NAME, DRV_VERSION);
  1446. return pci_register_driver(&bgx_driver);
  1447. }
  1448. static void __exit bgx_cleanup_module(void)
  1449. {
  1450. pci_unregister_driver(&bgx_driver);
  1451. }
  1452. module_init(bgx_init_module);
  1453. module_exit(bgx_cleanup_module);