bcmsrom_tbl.h 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460
  1. /*
  2. * Table that encodes the srom formats for PCI/PCIe NICs.
  3. *
  4. * Portions of this code are copyright (c) 2020 Cypress Semiconductor Corporation
  5. *
  6. * Copyright (C) 1999-2020, Broadcom Corporation
  7. *
  8. * Unless you and Broadcom execute a separate written software license
  9. * agreement governing use of this software, this software is licensed to you
  10. * under the terms of the GNU General Public License version 2 (the "GPL"),
  11. * available at http://www.broadcom.com/licenses/GPLv2.php, with the
  12. * following added to such license:
  13. *
  14. * As a special exception, the copyright holders of this software give you
  15. * permission to link this software with independent modules, and to copy and
  16. * distribute the resulting executable under terms of your choice, provided that
  17. * you also meet, for each linked independent module, the terms and conditions of
  18. * the license of that module. An independent module is a module which is not
  19. * derived from this software. The special exception does not apply to any
  20. * modifications of the software.
  21. *
  22. * Notwithstanding the above, under no circumstances may you combine this
  23. * software in any way with any other Broadcom software provided under a license
  24. * other than the GPL, without Broadcom's express prior written consent.
  25. *
  26. *
  27. * <<Broadcom-WL-IPTag/Open:>>
  28. *
  29. * $Id: bcmsrom_tbl.h 700323 2017-05-18 16:12:11Z $
  30. */
  31. #ifndef _bcmsrom_tbl_h_
  32. #define _bcmsrom_tbl_h_
  33. #include "sbpcmcia.h"
  34. #include "wlioctl.h"
  35. #include <bcmsrom_fmt.h>
  36. typedef struct {
  37. const char *name;
  38. uint32 revmask;
  39. uint32 flags;
  40. uint16 off;
  41. uint16 mask;
  42. } sromvar_t;
  43. #define SRFL_MORE 1 /* value continues as described by the next entry */
  44. #define SRFL_NOFFS 2 /* value bits can't be all one's */
  45. #define SRFL_PRHEX 4 /* value is in hexdecimal format */
  46. #define SRFL_PRSIGN 8 /* value is in signed decimal format */
  47. #define SRFL_CCODE 0x10 /* value is in country code format */
  48. #define SRFL_ETHADDR 0x20 /* value is an Ethernet address */
  49. #define SRFL_LEDDC 0x40 /* value is an LED duty cycle */
  50. #define SRFL_NOVAR 0x80 /* do not generate a nvram param, entry is for mfgc */
  51. #define SRFL_ARRAY 0x100 /* value is in an array. All elements EXCEPT FOR THE LAST
  52. * ONE in the array should have this flag set.
  53. */
  54. #define PRHEX_N_MORE (SRFL_PRHEX | SRFL_MORE)
  55. #define SROM_DEVID_PCIE 48
  56. /**
  57. * Assumptions:
  58. * - Ethernet address spans across 3 consecutive words
  59. *
  60. * Table rules:
  61. * - Add multiple entries next to each other if a value spans across multiple words
  62. * (even multiple fields in the same word) with each entry except the last having
  63. * it's SRFL_MORE bit set.
  64. * - Ethernet address entry does not follow above rule and must not have SRFL_MORE
  65. * bit set. Its SRFL_ETHADDR bit implies it takes multiple words.
  66. * - The last entry's name field must be NULL to indicate the end of the table. Other
  67. * entries must have non-NULL name.
  68. */
  69. #if !defined(SROM15_MEMOPT)
  70. static const sromvar_t pci_sromvars[] = {
  71. /* name revmask flags off mask */
  72. #if defined(CABLECPE)
  73. {"devid", 0xffffff00, SRFL_PRHEX, PCI_F0DEVID, 0xffff},
  74. #elif defined(BCMPCIEDEV) && defined(BCMPCIEDEV_ENABLED)
  75. {"devid", 0xffffff00, SRFL_PRHEX, SROM_DEVID_PCIE, 0xffff},
  76. #else
  77. {"devid", 0xffffff00, SRFL_PRHEX|SRFL_NOVAR, PCI_F0DEVID, 0xffff},
  78. #endif // endif
  79. {"boardrev", 0x0000000e, SRFL_PRHEX, SROM_AABREV, SROM_BR_MASK},
  80. {"boardrev", 0x000000f0, SRFL_PRHEX, SROM4_BREV, 0xffff},
  81. {"boardrev", 0xffffff00, SRFL_PRHEX, SROM8_BREV, 0xffff},
  82. {"boardflags", 0x00000002, SRFL_PRHEX, SROM_BFL, 0xffff},
  83. {"boardflags", 0x00000004, SRFL_PRHEX|SRFL_MORE, SROM_BFL, 0xffff},
  84. {"", 0, 0, SROM_BFL2, 0xffff},
  85. {"boardflags", 0x00000008, SRFL_PRHEX|SRFL_MORE, SROM_BFL, 0xffff},
  86. {"", 0, 0, SROM3_BFL2, 0xffff},
  87. {"boardflags", 0x00000010, SRFL_PRHEX|SRFL_MORE, SROM4_BFL0, 0xffff},
  88. {"", 0, 0, SROM4_BFL1, 0xffff},
  89. {"boardflags", 0x000000e0, SRFL_PRHEX|SRFL_MORE, SROM5_BFL0, 0xffff},
  90. {"", 0, 0, SROM5_BFL1, 0xffff},
  91. {"boardflags", 0xffffff00, SRFL_PRHEX|SRFL_MORE, SROM8_BFL0, 0xffff},
  92. {"", 0, 0, SROM8_BFL1, 0xffff},
  93. {"boardflags2", 0x00000010, SRFL_PRHEX|SRFL_MORE, SROM4_BFL2, 0xffff},
  94. {"", 0, 0, SROM4_BFL3, 0xffff},
  95. {"boardflags2", 0x000000e0, SRFL_PRHEX|SRFL_MORE, SROM5_BFL2, 0xffff},
  96. {"", 0, 0, SROM5_BFL3, 0xffff},
  97. {"boardflags2", 0xffffff00, SRFL_PRHEX|SRFL_MORE, SROM8_BFL2, 0xffff},
  98. {"", 0, 0, SROM8_BFL3, 0xffff},
  99. {"boardtype", 0xfffffffc, SRFL_PRHEX, SROM_SSID, 0xffff},
  100. {"subvid", 0xfffffffc, SRFL_PRHEX, SROM_SVID, 0xffff},
  101. {"boardnum", 0x00000006, 0, SROM_MACLO_IL0, 0xffff},
  102. {"boardnum", 0x00000008, 0, SROM3_MACLO, 0xffff},
  103. {"boardnum", 0x00000010, 0, SROM4_MACLO, 0xffff},
  104. {"boardnum", 0x000000e0, 0, SROM5_MACLO, 0xffff},
  105. {"boardnum", 0x00000700, 0, SROM8_MACLO, 0xffff},
  106. {"cc", 0x00000002, 0, SROM_AABREV, SROM_CC_MASK},
  107. {"regrev", 0x00000008, 0, SROM_OPO, 0xff00},
  108. {"regrev", 0x00000010, 0, SROM4_REGREV, 0xffff},
  109. {"regrev", 0x000000e0, 0, SROM5_REGREV, 0xffff},
  110. {"regrev", 0x00000700, 0, SROM8_REGREV, 0xffff},
  111. {"ledbh0", 0x0000000e, SRFL_NOFFS, SROM_LEDBH10, 0x00ff},
  112. {"ledbh1", 0x0000000e, SRFL_NOFFS, SROM_LEDBH10, 0xff00},
  113. {"ledbh2", 0x0000000e, SRFL_NOFFS, SROM_LEDBH32, 0x00ff},
  114. {"ledbh3", 0x0000000e, SRFL_NOFFS, SROM_LEDBH32, 0xff00},
  115. {"ledbh0", 0x00000010, SRFL_NOFFS, SROM4_LEDBH10, 0x00ff},
  116. {"ledbh1", 0x00000010, SRFL_NOFFS, SROM4_LEDBH10, 0xff00},
  117. {"ledbh2", 0x00000010, SRFL_NOFFS, SROM4_LEDBH32, 0x00ff},
  118. {"ledbh3", 0x00000010, SRFL_NOFFS, SROM4_LEDBH32, 0xff00},
  119. {"ledbh0", 0x000000e0, SRFL_NOFFS, SROM5_LEDBH10, 0x00ff},
  120. {"ledbh1", 0x000000e0, SRFL_NOFFS, SROM5_LEDBH10, 0xff00},
  121. {"ledbh2", 0x000000e0, SRFL_NOFFS, SROM5_LEDBH32, 0x00ff},
  122. {"ledbh3", 0x000000e0, SRFL_NOFFS, SROM5_LEDBH32, 0xff00},
  123. {"ledbh0", 0x00000700, SRFL_NOFFS, SROM8_LEDBH10, 0x00ff},
  124. {"ledbh1", 0x00000700, SRFL_NOFFS, SROM8_LEDBH10, 0xff00},
  125. {"ledbh2", 0x00000700, SRFL_NOFFS, SROM8_LEDBH32, 0x00ff},
  126. {"ledbh3", 0x00000700, SRFL_NOFFS, SROM8_LEDBH32, 0xff00},
  127. {"pa0b0", 0x0000000e, SRFL_PRHEX, SROM_WL0PAB0, 0xffff},
  128. {"pa0b1", 0x0000000e, SRFL_PRHEX, SROM_WL0PAB1, 0xffff},
  129. {"pa0b2", 0x0000000e, SRFL_PRHEX, SROM_WL0PAB2, 0xffff},
  130. {"pa0itssit", 0x0000000e, 0, SROM_ITT, 0x00ff},
  131. {"pa0maxpwr", 0x0000000e, 0, SROM_WL10MAXP, 0x00ff},
  132. {"pa0b0", 0x00000700, SRFL_PRHEX, SROM8_W0_PAB0, 0xffff},
  133. {"pa0b1", 0x00000700, SRFL_PRHEX, SROM8_W0_PAB1, 0xffff},
  134. {"pa0b2", 0x00000700, SRFL_PRHEX, SROM8_W0_PAB2, 0xffff},
  135. {"pa0itssit", 0x00000700, 0, SROM8_W0_ITTMAXP, 0xff00},
  136. {"pa0maxpwr", 0x00000700, 0, SROM8_W0_ITTMAXP, 0x00ff},
  137. {"opo", 0x0000000c, 0, SROM_OPO, 0x00ff},
  138. {"opo", 0x00000700, 0, SROM8_2G_OFDMPO, 0x00ff},
  139. {"aa2g", 0x0000000e, 0, SROM_AABREV, SROM_AA0_MASK},
  140. {"aa2g", 0x000000f0, 0, SROM4_AA, 0x00ff},
  141. {"aa2g", 0x00000700, 0, SROM8_AA, 0x00ff},
  142. {"aa5g", 0x0000000e, 0, SROM_AABREV, SROM_AA1_MASK},
  143. {"aa5g", 0x000000f0, 0, SROM4_AA, 0xff00},
  144. {"aa5g", 0x00000700, 0, SROM8_AA, 0xff00},
  145. {"ag0", 0x0000000e, 0, SROM_AG10, 0x00ff},
  146. {"ag1", 0x0000000e, 0, SROM_AG10, 0xff00},
  147. {"ag0", 0x000000f0, 0, SROM4_AG10, 0x00ff},
  148. {"ag1", 0x000000f0, 0, SROM4_AG10, 0xff00},
  149. {"ag2", 0x000000f0, 0, SROM4_AG32, 0x00ff},
  150. {"ag3", 0x000000f0, 0, SROM4_AG32, 0xff00},
  151. {"ag0", 0x00000700, 0, SROM8_AG10, 0x00ff},
  152. {"ag1", 0x00000700, 0, SROM8_AG10, 0xff00},
  153. {"ag2", 0x00000700, 0, SROM8_AG32, 0x00ff},
  154. {"ag3", 0x00000700, 0, SROM8_AG32, 0xff00},
  155. {"pa1b0", 0x0000000e, SRFL_PRHEX, SROM_WL1PAB0, 0xffff},
  156. {"pa1b1", 0x0000000e, SRFL_PRHEX, SROM_WL1PAB1, 0xffff},
  157. {"pa1b2", 0x0000000e, SRFL_PRHEX, SROM_WL1PAB2, 0xffff},
  158. {"pa1lob0", 0x0000000c, SRFL_PRHEX, SROM_WL1LPAB0, 0xffff},
  159. {"pa1lob1", 0x0000000c, SRFL_PRHEX, SROM_WL1LPAB1, 0xffff},
  160. {"pa1lob2", 0x0000000c, SRFL_PRHEX, SROM_WL1LPAB2, 0xffff},
  161. {"pa1hib0", 0x0000000c, SRFL_PRHEX, SROM_WL1HPAB0, 0xffff},
  162. {"pa1hib1", 0x0000000c, SRFL_PRHEX, SROM_WL1HPAB1, 0xffff},
  163. {"pa1hib2", 0x0000000c, SRFL_PRHEX, SROM_WL1HPAB2, 0xffff},
  164. {"pa1itssit", 0x0000000e, 0, SROM_ITT, 0xff00},
  165. {"pa1maxpwr", 0x0000000e, 0, SROM_WL10MAXP, 0xff00},
  166. {"pa1lomaxpwr", 0x0000000c, 0, SROM_WL1LHMAXP, 0xff00},
  167. {"pa1himaxpwr", 0x0000000c, 0, SROM_WL1LHMAXP, 0x00ff},
  168. {"pa1b0", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB0, 0xffff},
  169. {"pa1b1", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB1, 0xffff},
  170. {"pa1b2", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB2, 0xffff},
  171. {"pa1lob0", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB0_LC, 0xffff},
  172. {"pa1lob1", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB1_LC, 0xffff},
  173. {"pa1lob2", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB2_LC, 0xffff},
  174. {"pa1hib0", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB0_HC, 0xffff},
  175. {"pa1hib1", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB1_HC, 0xffff},
  176. {"pa1hib2", 0x00000700, SRFL_PRHEX, SROM8_W1_PAB2_HC, 0xffff},
  177. {"pa1itssit", 0x00000700, 0, SROM8_W1_ITTMAXP, 0xff00},
  178. {"pa1maxpwr", 0x00000700, 0, SROM8_W1_ITTMAXP, 0x00ff},
  179. {"pa1lomaxpwr", 0x00000700, 0, SROM8_W1_MAXP_LCHC, 0xff00},
  180. {"pa1himaxpwr", 0x00000700, 0, SROM8_W1_MAXP_LCHC, 0x00ff},
  181. {"bxa2g", 0x00000008, 0, SROM_BXARSSI2G, 0x1800},
  182. {"rssisav2g", 0x00000008, 0, SROM_BXARSSI2G, 0x0700},
  183. {"rssismc2g", 0x00000008, 0, SROM_BXARSSI2G, 0x00f0},
  184. {"rssismf2g", 0x00000008, 0, SROM_BXARSSI2G, 0x000f},
  185. {"bxa2g", 0x00000700, 0, SROM8_BXARSSI2G, 0x1800},
  186. {"rssisav2g", 0x00000700, 0, SROM8_BXARSSI2G, 0x0700},
  187. {"rssismc2g", 0x00000700, 0, SROM8_BXARSSI2G, 0x00f0},
  188. {"rssismf2g", 0x00000700, 0, SROM8_BXARSSI2G, 0x000f},
  189. {"bxa5g", 0x00000008, 0, SROM_BXARSSI5G, 0x1800},
  190. {"rssisav5g", 0x00000008, 0, SROM_BXARSSI5G, 0x0700},
  191. {"rssismc5g", 0x00000008, 0, SROM_BXARSSI5G, 0x00f0},
  192. {"rssismf5g", 0x00000008, 0, SROM_BXARSSI5G, 0x000f},
  193. {"bxa5g", 0x00000700, 0, SROM8_BXARSSI5G, 0x1800},
  194. {"rssisav5g", 0x00000700, 0, SROM8_BXARSSI5G, 0x0700},
  195. {"rssismc5g", 0x00000700, 0, SROM8_BXARSSI5G, 0x00f0},
  196. {"rssismf5g", 0x00000700, 0, SROM8_BXARSSI5G, 0x000f},
  197. {"tri2g", 0x00000008, 0, SROM_TRI52G, 0x00ff},
  198. {"tri5g", 0x00000008, 0, SROM_TRI52G, 0xff00},
  199. {"tri5gl", 0x00000008, 0, SROM_TRI5GHL, 0x00ff},
  200. {"tri5gh", 0x00000008, 0, SROM_TRI5GHL, 0xff00},
  201. {"tri2g", 0x00000700, 0, SROM8_TRI52G, 0x00ff},
  202. {"tri5g", 0x00000700, 0, SROM8_TRI52G, 0xff00},
  203. {"tri5gl", 0x00000700, 0, SROM8_TRI5GHL, 0x00ff},
  204. {"tri5gh", 0x00000700, 0, SROM8_TRI5GHL, 0xff00},
  205. {"rxpo2g", 0x00000008, SRFL_PRSIGN, SROM_RXPO52G, 0x00ff},
  206. {"rxpo5g", 0x00000008, SRFL_PRSIGN, SROM_RXPO52G, 0xff00},
  207. {"rxpo2g", 0x00000700, SRFL_PRSIGN, SROM8_RXPO52G, 0x00ff},
  208. {"rxpo5g", 0x00000700, SRFL_PRSIGN, SROM8_RXPO52G, 0xff00},
  209. {"txchain", 0x000000f0, SRFL_NOFFS, SROM4_TXRXC, SROM4_TXCHAIN_MASK},
  210. {"rxchain", 0x000000f0, SRFL_NOFFS, SROM4_TXRXC, SROM4_RXCHAIN_MASK},
  211. {"antswitch", 0x000000f0, SRFL_NOFFS, SROM4_TXRXC, SROM4_SWITCH_MASK},
  212. {"txchain", 0x00000700, SRFL_NOFFS, SROM8_TXRXC, SROM4_TXCHAIN_MASK},
  213. {"rxchain", 0x00000700, SRFL_NOFFS, SROM8_TXRXC, SROM4_RXCHAIN_MASK},
  214. {"antswitch", 0x00000700, SRFL_NOFFS, SROM8_TXRXC, SROM4_SWITCH_MASK},
  215. {"tssipos2g", 0x00000700, 0, SROM8_FEM2G, SROM8_FEM_TSSIPOS_MASK},
  216. {"extpagain2g", 0x00000700, 0, SROM8_FEM2G, SROM8_FEM_EXTPA_GAIN_MASK},
  217. {"pdetrange2g", 0x00000700, 0, SROM8_FEM2G, SROM8_FEM_PDET_RANGE_MASK},
  218. {"triso2g", 0x00000700, 0, SROM8_FEM2G, SROM8_FEM_TR_ISO_MASK},
  219. {"antswctl2g", 0x00000700, 0, SROM8_FEM2G, SROM8_FEM_ANTSWLUT_MASK},
  220. {"tssipos5g", 0x00000700, 0, SROM8_FEM5G, SROM8_FEM_TSSIPOS_MASK},
  221. {"extpagain5g", 0x00000700, 0, SROM8_FEM5G, SROM8_FEM_EXTPA_GAIN_MASK},
  222. {"pdetrange5g", 0x00000700, 0, SROM8_FEM5G, SROM8_FEM_PDET_RANGE_MASK},
  223. {"triso5g", 0x00000700, 0, SROM8_FEM5G, SROM8_FEM_TR_ISO_MASK},
  224. {"antswctl5g", 0x00000700, 0, SROM8_FEM5G, SROM8_FEM_ANTSWLUT_MASK},
  225. {"txpid2ga0", 0x000000f0, 0, SROM4_TXPID2G, 0x00ff},
  226. {"txpid2ga1", 0x000000f0, 0, SROM4_TXPID2G, 0xff00},
  227. {"txpid2ga2", 0x000000f0, 0, SROM4_TXPID2G + 1, 0x00ff},
  228. {"txpid2ga3", 0x000000f0, 0, SROM4_TXPID2G + 1, 0xff00},
  229. {"txpid5ga0", 0x000000f0, 0, SROM4_TXPID5G, 0x00ff},
  230. {"txpid5ga1", 0x000000f0, 0, SROM4_TXPID5G, 0xff00},
  231. {"txpid5ga2", 0x000000f0, 0, SROM4_TXPID5G + 1, 0x00ff},
  232. {"txpid5ga3", 0x000000f0, 0, SROM4_TXPID5G + 1, 0xff00},
  233. {"txpid5gla0", 0x000000f0, 0, SROM4_TXPID5GL, 0x00ff},
  234. {"txpid5gla1", 0x000000f0, 0, SROM4_TXPID5GL, 0xff00},
  235. {"txpid5gla2", 0x000000f0, 0, SROM4_TXPID5GL + 1, 0x00ff},
  236. {"txpid5gla3", 0x000000f0, 0, SROM4_TXPID5GL + 1, 0xff00},
  237. {"txpid5gha0", 0x000000f0, 0, SROM4_TXPID5GH, 0x00ff},
  238. {"txpid5gha1", 0x000000f0, 0, SROM4_TXPID5GH, 0xff00},
  239. {"txpid5gha2", 0x000000f0, 0, SROM4_TXPID5GH + 1, 0x00ff},
  240. {"txpid5gha3", 0x000000f0, 0, SROM4_TXPID5GH + 1, 0xff00},
  241. {"ccode", 0x0000000f, SRFL_CCODE, SROM_CCODE, 0xffff},
  242. {"ccode", 0x00000010, SRFL_CCODE, SROM4_CCODE, 0xffff},
  243. {"ccode", 0x000000e0, SRFL_CCODE, SROM5_CCODE, 0xffff},
  244. {"ccode", 0x00000700, SRFL_CCODE, SROM8_CCODE, 0xffff},
  245. {"macaddr", 0x00000700, SRFL_ETHADDR, SROM8_MACHI, 0xffff},
  246. {"macaddr", 0x000000e0, SRFL_ETHADDR, SROM5_MACHI, 0xffff},
  247. {"macaddr", 0x00000010, SRFL_ETHADDR, SROM4_MACHI, 0xffff},
  248. {"macaddr", 0x00000008, SRFL_ETHADDR, SROM3_MACHI, 0xffff},
  249. {"il0macaddr", 0x00000007, SRFL_ETHADDR, SROM_MACHI_IL0, 0xffff},
  250. {"et1macaddr", 0x00000007, SRFL_ETHADDR, SROM_MACHI_ET1, 0xffff},
  251. {"leddc", 0x00000700, SRFL_NOFFS|SRFL_LEDDC, SROM8_LEDDC, 0xffff},
  252. {"leddc", 0x000000e0, SRFL_NOFFS|SRFL_LEDDC, SROM5_LEDDC, 0xffff},
  253. {"leddc", 0x00000010, SRFL_NOFFS|SRFL_LEDDC, SROM4_LEDDC, 0xffff},
  254. {"leddc", 0x00000008, SRFL_NOFFS|SRFL_LEDDC, SROM3_LEDDC, 0xffff},
  255. {"tempthresh", 0x00000700, 0, SROM8_THERMAL, 0xff00},
  256. {"tempoffset", 0x00000700, 0, SROM8_THERMAL, 0x00ff},
  257. {"rawtempsense", 0x00000700, SRFL_PRHEX, SROM8_MPWR_RAWTS, 0x01ff},
  258. {"measpower", 0x00000700, SRFL_PRHEX, SROM8_MPWR_RAWTS, 0xfe00},
  259. {"tempsense_slope", 0x00000700, SRFL_PRHEX, SROM8_TS_SLP_OPT_CORRX, 0x00ff},
  260. {"tempcorrx", 0x00000700, SRFL_PRHEX, SROM8_TS_SLP_OPT_CORRX, 0xfc00},
  261. {"tempsense_option", 0x00000700, SRFL_PRHEX, SROM8_TS_SLP_OPT_CORRX, 0x0300},
  262. {"freqoffset_corr", 0x00000700, SRFL_PRHEX, SROM8_FOC_HWIQ_IQSWP, 0x000f},
  263. {"iqcal_swp_dis", 0x00000700, SRFL_PRHEX, SROM8_FOC_HWIQ_IQSWP, 0x0010},
  264. {"hw_iqcal_en", 0x00000700, SRFL_PRHEX, SROM8_FOC_HWIQ_IQSWP, 0x0020},
  265. {"elna2g", 0x00000700, 0, SROM8_EXTLNAGAIN, 0x00ff},
  266. {"elna5g", 0x00000700, 0, SROM8_EXTLNAGAIN, 0xff00},
  267. {"phycal_tempdelta", 0x00000700, 0, SROM8_PHYCAL_TEMPDELTA, 0x00ff},
  268. {"temps_period", 0x00000700, 0, SROM8_PHYCAL_TEMPDELTA, 0x0f00},
  269. {"temps_hysteresis", 0x00000700, 0, SROM8_PHYCAL_TEMPDELTA, 0xf000},
  270. {"measpower1", 0x00000700, SRFL_PRHEX, SROM8_MPWR_1_AND_2, 0x007f},
  271. {"measpower2", 0x00000700, SRFL_PRHEX, SROM8_MPWR_1_AND_2, 0x3f80},
  272. {"cck2gpo", 0x000000f0, 0, SROM4_2G_CCKPO, 0xffff},
  273. {"cck2gpo", 0x00000100, 0, SROM8_2G_CCKPO, 0xffff},
  274. {"ofdm2gpo", 0x000000f0, SRFL_MORE, SROM4_2G_OFDMPO, 0xffff},
  275. {"", 0, 0, SROM4_2G_OFDMPO + 1, 0xffff},
  276. {"ofdm5gpo", 0x000000f0, SRFL_MORE, SROM4_5G_OFDMPO, 0xffff},
  277. {"", 0, 0, SROM4_5G_OFDMPO + 1, 0xffff},
  278. {"ofdm5glpo", 0x000000f0, SRFL_MORE, SROM4_5GL_OFDMPO, 0xffff},
  279. {"", 0, 0, SROM4_5GL_OFDMPO + 1, 0xffff},
  280. {"ofdm5ghpo", 0x000000f0, SRFL_MORE, SROM4_5GH_OFDMPO, 0xffff},
  281. {"", 0, 0, SROM4_5GH_OFDMPO + 1, 0xffff},
  282. {"ofdm2gpo", 0x00000100, SRFL_MORE, SROM8_2G_OFDMPO, 0xffff},
  283. {"", 0, 0, SROM8_2G_OFDMPO + 1, 0xffff},
  284. {"ofdm5gpo", 0x00000100, SRFL_MORE, SROM8_5G_OFDMPO, 0xffff},
  285. {"", 0, 0, SROM8_5G_OFDMPO + 1, 0xffff},
  286. {"ofdm5glpo", 0x00000100, SRFL_MORE, SROM8_5GL_OFDMPO, 0xffff},
  287. {"", 0, 0, SROM8_5GL_OFDMPO + 1, 0xffff},
  288. {"ofdm5ghpo", 0x00000100, SRFL_MORE, SROM8_5GH_OFDMPO, 0xffff},
  289. {"", 0, 0, SROM8_5GH_OFDMPO + 1, 0xffff},
  290. {"mcs2gpo0", 0x000000f0, 0, SROM4_2G_MCSPO, 0xffff},
  291. {"mcs2gpo1", 0x000000f0, 0, SROM4_2G_MCSPO + 1, 0xffff},
  292. {"mcs2gpo2", 0x000000f0, 0, SROM4_2G_MCSPO + 2, 0xffff},
  293. {"mcs2gpo3", 0x000000f0, 0, SROM4_2G_MCSPO + 3, 0xffff},
  294. {"mcs2gpo4", 0x000000f0, 0, SROM4_2G_MCSPO + 4, 0xffff},
  295. {"mcs2gpo5", 0x000000f0, 0, SROM4_2G_MCSPO + 5, 0xffff},
  296. {"mcs2gpo6", 0x000000f0, 0, SROM4_2G_MCSPO + 6, 0xffff},
  297. {"mcs2gpo7", 0x000000f0, 0, SROM4_2G_MCSPO + 7, 0xffff},
  298. {"mcs5gpo0", 0x000000f0, 0, SROM4_5G_MCSPO, 0xffff},
  299. {"mcs5gpo1", 0x000000f0, 0, SROM4_5G_MCSPO + 1, 0xffff},
  300. {"mcs5gpo2", 0x000000f0, 0, SROM4_5G_MCSPO + 2, 0xffff},
  301. {"mcs5gpo3", 0x000000f0, 0, SROM4_5G_MCSPO + 3, 0xffff},
  302. {"mcs5gpo4", 0x000000f0, 0, SROM4_5G_MCSPO + 4, 0xffff},
  303. {"mcs5gpo5", 0x000000f0, 0, SROM4_5G_MCSPO + 5, 0xffff},
  304. {"mcs5gpo6", 0x000000f0, 0, SROM4_5G_MCSPO + 6, 0xffff},
  305. {"mcs5gpo7", 0x000000f0, 0, SROM4_5G_MCSPO + 7, 0xffff},
  306. {"mcs5glpo0", 0x000000f0, 0, SROM4_5GL_MCSPO, 0xffff},
  307. {"mcs5glpo1", 0x000000f0, 0, SROM4_5GL_MCSPO + 1, 0xffff},
  308. {"mcs5glpo2", 0x000000f0, 0, SROM4_5GL_MCSPO + 2, 0xffff},
  309. {"mcs5glpo3", 0x000000f0, 0, SROM4_5GL_MCSPO + 3, 0xffff},
  310. {"mcs5glpo4", 0x000000f0, 0, SROM4_5GL_MCSPO + 4, 0xffff},
  311. {"mcs5glpo5", 0x000000f0, 0, SROM4_5GL_MCSPO + 5, 0xffff},
  312. {"mcs5glpo6", 0x000000f0, 0, SROM4_5GL_MCSPO + 6, 0xffff},
  313. {"mcs5glpo7", 0x000000f0, 0, SROM4_5GL_MCSPO + 7, 0xffff},
  314. {"mcs5ghpo0", 0x000000f0, 0, SROM4_5GH_MCSPO, 0xffff},
  315. {"mcs5ghpo1", 0x000000f0, 0, SROM4_5GH_MCSPO + 1, 0xffff},
  316. {"mcs5ghpo2", 0x000000f0, 0, SROM4_5GH_MCSPO + 2, 0xffff},
  317. {"mcs5ghpo3", 0x000000f0, 0, SROM4_5GH_MCSPO + 3, 0xffff},
  318. {"mcs5ghpo4", 0x000000f0, 0, SROM4_5GH_MCSPO + 4, 0xffff},
  319. {"mcs5ghpo5", 0x000000f0, 0, SROM4_5GH_MCSPO + 5, 0xffff},
  320. {"mcs5ghpo6", 0x000000f0, 0, SROM4_5GH_MCSPO + 6, 0xffff},
  321. {"mcs5ghpo7", 0x000000f0, 0, SROM4_5GH_MCSPO + 7, 0xffff},
  322. {"mcs2gpo0", 0x00000100, 0, SROM8_2G_MCSPO, 0xffff},
  323. {"mcs2gpo1", 0x00000100, 0, SROM8_2G_MCSPO + 1, 0xffff},
  324. {"mcs2gpo2", 0x00000100, 0, SROM8_2G_MCSPO + 2, 0xffff},
  325. {"mcs2gpo3", 0x00000100, 0, SROM8_2G_MCSPO + 3, 0xffff},
  326. {"mcs2gpo4", 0x00000100, 0, SROM8_2G_MCSPO + 4, 0xffff},
  327. {"mcs2gpo5", 0x00000100, 0, SROM8_2G_MCSPO + 5, 0xffff},
  328. {"mcs2gpo6", 0x00000100, 0, SROM8_2G_MCSPO + 6, 0xffff},
  329. {"mcs2gpo7", 0x00000100, 0, SROM8_2G_MCSPO + 7, 0xffff},
  330. {"mcs5gpo0", 0x00000100, 0, SROM8_5G_MCSPO, 0xffff},
  331. {"mcs5gpo1", 0x00000100, 0, SROM8_5G_MCSPO + 1, 0xffff},
  332. {"mcs5gpo2", 0x00000100, 0, SROM8_5G_MCSPO + 2, 0xffff},
  333. {"mcs5gpo3", 0x00000100, 0, SROM8_5G_MCSPO + 3, 0xffff},
  334. {"mcs5gpo4", 0x00000100, 0, SROM8_5G_MCSPO + 4, 0xffff},
  335. {"mcs5gpo5", 0x00000100, 0, SROM8_5G_MCSPO + 5, 0xffff},
  336. {"mcs5gpo6", 0x00000100, 0, SROM8_5G_MCSPO + 6, 0xffff},
  337. {"mcs5gpo7", 0x00000100, 0, SROM8_5G_MCSPO + 7, 0xffff},
  338. {"mcs5glpo0", 0x00000100, 0, SROM8_5GL_MCSPO, 0xffff},
  339. {"mcs5glpo1", 0x00000100, 0, SROM8_5GL_MCSPO + 1, 0xffff},
  340. {"mcs5glpo2", 0x00000100, 0, SROM8_5GL_MCSPO + 2, 0xffff},
  341. {"mcs5glpo3", 0x00000100, 0, SROM8_5GL_MCSPO + 3, 0xffff},
  342. {"mcs5glpo4", 0x00000100, 0, SROM8_5GL_MCSPO + 4, 0xffff},
  343. {"mcs5glpo5", 0x00000100, 0, SROM8_5GL_MCSPO + 5, 0xffff},
  344. {"mcs5glpo6", 0x00000100, 0, SROM8_5GL_MCSPO + 6, 0xffff},
  345. {"mcs5glpo7", 0x00000100, 0, SROM8_5GL_MCSPO + 7, 0xffff},
  346. {"mcs5ghpo0", 0x00000100, 0, SROM8_5GH_MCSPO, 0xffff},
  347. {"mcs5ghpo1", 0x00000100, 0, SROM8_5GH_MCSPO + 1, 0xffff},
  348. {"mcs5ghpo2", 0x00000100, 0, SROM8_5GH_MCSPO + 2, 0xffff},
  349. {"mcs5ghpo3", 0x00000100, 0, SROM8_5GH_MCSPO + 3, 0xffff},
  350. {"mcs5ghpo4", 0x00000100, 0, SROM8_5GH_MCSPO + 4, 0xffff},
  351. {"mcs5ghpo5", 0x00000100, 0, SROM8_5GH_MCSPO + 5, 0xffff},
  352. {"mcs5ghpo6", 0x00000100, 0, SROM8_5GH_MCSPO + 6, 0xffff},
  353. {"mcs5ghpo7", 0x00000100, 0, SROM8_5GH_MCSPO + 7, 0xffff},
  354. {"cddpo", 0x000000f0, 0, SROM4_CDDPO, 0xffff},
  355. {"stbcpo", 0x000000f0, 0, SROM4_STBCPO, 0xffff},
  356. {"bw40po", 0x000000f0, 0, SROM4_BW40PO, 0xffff},
  357. {"bwduppo", 0x000000f0, 0, SROM4_BWDUPPO, 0xffff},
  358. {"cddpo", 0x00000100, 0, SROM8_CDDPO, 0xffff},
  359. {"stbcpo", 0x00000100, 0, SROM8_STBCPO, 0xffff},
  360. {"bw40po", 0x00000100, 0, SROM8_BW40PO, 0xffff},
  361. {"bwduppo", 0x00000100, 0, SROM8_BWDUPPO, 0xffff},
  362. /* power per rate from sromrev 9 */
  363. {"cckbw202gpo", 0x00000600, 0, SROM9_2GPO_CCKBW20, 0xffff},
  364. {"cckbw20ul2gpo", 0x00000600, 0, SROM9_2GPO_CCKBW20UL, 0xffff},
  365. {"legofdmbw202gpo", 0x00000600, SRFL_MORE, SROM9_2GPO_LOFDMBW20, 0xffff},
  366. {"", 0, 0, SROM9_2GPO_LOFDMBW20 + 1, 0xffff},
  367. {"legofdmbw20ul2gpo", 0x00000600, SRFL_MORE, SROM9_2GPO_LOFDMBW20UL, 0xffff},
  368. {"", 0, 0, SROM9_2GPO_LOFDMBW20UL + 1, 0xffff},
  369. {"legofdmbw205glpo", 0x00000600, SRFL_MORE, SROM9_5GLPO_LOFDMBW20, 0xffff},
  370. {"", 0, 0, SROM9_5GLPO_LOFDMBW20 + 1, 0xffff},
  371. {"legofdmbw20ul5glpo", 0x00000600, SRFL_MORE, SROM9_5GLPO_LOFDMBW20UL, 0xffff},
  372. {"", 0, 0, SROM9_5GLPO_LOFDMBW20UL + 1, 0xffff},
  373. {"legofdmbw205gmpo", 0x00000600, SRFL_MORE, SROM9_5GMPO_LOFDMBW20, 0xffff},
  374. {"", 0, 0, SROM9_5GMPO_LOFDMBW20 + 1, 0xffff},
  375. {"legofdmbw20ul5gmpo", 0x00000600, SRFL_MORE, SROM9_5GMPO_LOFDMBW20UL, 0xffff},
  376. {"", 0, 0, SROM9_5GMPO_LOFDMBW20UL + 1, 0xffff},
  377. {"legofdmbw205ghpo", 0x00000600, SRFL_MORE, SROM9_5GHPO_LOFDMBW20, 0xffff},
  378. {"", 0, 0, SROM9_5GHPO_LOFDMBW20 + 1, 0xffff},
  379. {"legofdmbw20ul5ghpo", 0x00000600, SRFL_MORE, SROM9_5GHPO_LOFDMBW20UL, 0xffff},
  380. {"", 0, 0, SROM9_5GHPO_LOFDMBW20UL + 1, 0xffff},
  381. {"mcsbw202gpo", 0x00000600, SRFL_MORE, SROM9_2GPO_MCSBW20, 0xffff},
  382. {"", 0, 0, SROM9_2GPO_MCSBW20 + 1, 0xffff},
  383. {"mcsbw20ul2gpo", 0x00000600, SRFL_MORE, SROM9_2GPO_MCSBW20UL, 0xffff},
  384. {"", 0, 0, SROM9_2GPO_MCSBW20UL + 1, 0xffff},
  385. {"mcsbw402gpo", 0x00000600, SRFL_MORE, SROM9_2GPO_MCSBW40, 0xffff},
  386. {"", 0, 0, SROM9_2GPO_MCSBW40 + 1, 0xffff},
  387. {"mcsbw205glpo", 0x00000600, SRFL_MORE, SROM9_5GLPO_MCSBW20, 0xffff},
  388. {"", 0, 0, SROM9_5GLPO_MCSBW20 + 1, 0xffff},
  389. {"mcsbw20ul5glpo", 0x00000600, SRFL_MORE, SROM9_5GLPO_MCSBW20UL, 0xffff},
  390. {"", 0, 0, SROM9_5GLPO_MCSBW20UL + 1, 0xffff},
  391. {"mcsbw405glpo", 0x00000600, SRFL_MORE, SROM9_5GLPO_MCSBW40, 0xffff},
  392. {"", 0, 0, SROM9_5GLPO_MCSBW40 + 1, 0xffff},
  393. {"mcsbw205gmpo", 0x00000600, SRFL_MORE, SROM9_5GMPO_MCSBW20, 0xffff},
  394. {"", 0, 0, SROM9_5GMPO_MCSBW20 + 1, 0xffff},
  395. {"mcsbw20ul5gmpo", 0x00000600, SRFL_MORE, SROM9_5GMPO_MCSBW20UL, 0xffff},
  396. {"", 0, 0, SROM9_5GMPO_MCSBW20UL + 1, 0xffff},
  397. {"mcsbw405gmpo", 0x00000600, SRFL_MORE, SROM9_5GMPO_MCSBW40, 0xffff},
  398. {"", 0, 0, SROM9_5GMPO_MCSBW40 + 1, 0xffff},
  399. {"mcsbw205ghpo", 0x00000600, SRFL_MORE, SROM9_5GHPO_MCSBW20, 0xffff},
  400. {"", 0, 0, SROM9_5GHPO_MCSBW20 + 1, 0xffff},
  401. {"mcsbw20ul5ghpo", 0x00000600, SRFL_MORE, SROM9_5GHPO_MCSBW20UL, 0xffff},
  402. {"", 0, 0, SROM9_5GHPO_MCSBW20UL + 1, 0xffff},
  403. {"mcsbw405ghpo", 0x00000600, SRFL_MORE, SROM9_5GHPO_MCSBW40, 0xffff},
  404. {"", 0, 0, SROM9_5GHPO_MCSBW40 + 1, 0xffff},
  405. {"mcs32po", 0x00000600, 0, SROM9_PO_MCS32, 0xffff},
  406. {"legofdm40duppo", 0x00000600, 0, SROM9_PO_LOFDM40DUP, 0xffff},
  407. {"pcieingress_war", 0x00000700, 0, SROM8_PCIEINGRESS_WAR, 0xf},
  408. {"eu_edthresh2g", 0x00000100, 0, SROM8_EU_EDCRSTH, 0x00ff},
  409. {"eu_edthresh5g", 0x00000100, 0, SROM8_EU_EDCRSTH, 0xff00},
  410. {"eu_edthresh2g", 0x00000200, 0, SROM9_EU_EDCRSTH, 0x00ff},
  411. {"eu_edthresh5g", 0x00000200, 0, SROM9_EU_EDCRSTH, 0xff00},
  412. {"rxgainerr2ga0", 0x00000700, 0, SROM8_RXGAINERR_2G, 0x003f},
  413. {"rxgainerr2ga0", 0x00000700, 0, SROM8_RXGAINERR_2G, 0x003f},
  414. {"rxgainerr2ga1", 0x00000700, 0, SROM8_RXGAINERR_2G, 0x07c0},
  415. {"rxgainerr2ga2", 0x00000700, 0, SROM8_RXGAINERR_2G, 0xf800},
  416. {"rxgainerr5gla0", 0x00000700, 0, SROM8_RXGAINERR_5GL, 0x003f},
  417. {"rxgainerr5gla1", 0x00000700, 0, SROM8_RXGAINERR_5GL, 0x07c0},
  418. {"rxgainerr5gla2", 0x00000700, 0, SROM8_RXGAINERR_5GL, 0xf800},
  419. {"rxgainerr5gma0", 0x00000700, 0, SROM8_RXGAINERR_5GM, 0x003f},
  420. {"rxgainerr5gma1", 0x00000700, 0, SROM8_RXGAINERR_5GM, 0x07c0},
  421. {"rxgainerr5gma2", 0x00000700, 0, SROM8_RXGAINERR_5GM, 0xf800},
  422. {"rxgainerr5gha0", 0x00000700, 0, SROM8_RXGAINERR_5GH, 0x003f},
  423. {"rxgainerr5gha1", 0x00000700, 0, SROM8_RXGAINERR_5GH, 0x07c0},
  424. {"rxgainerr5gha2", 0x00000700, 0, SROM8_RXGAINERR_5GH, 0xf800},
  425. {"rxgainerr5gua0", 0x00000700, 0, SROM8_RXGAINERR_5GU, 0x003f},
  426. {"rxgainerr5gua1", 0x00000700, 0, SROM8_RXGAINERR_5GU, 0x07c0},
  427. {"rxgainerr5gua2", 0x00000700, 0, SROM8_RXGAINERR_5GU, 0xf800},
  428. {"sar2g", 0x00000600, 0, SROM9_SAR, 0x00ff},
  429. {"sar5g", 0x00000600, 0, SROM9_SAR, 0xff00},
  430. {"noiselvl2ga0", 0x00000700, 0, SROM8_NOISELVL_2G, 0x001f},
  431. {"noiselvl2ga1", 0x00000700, 0, SROM8_NOISELVL_2G, 0x03e0},
  432. {"noiselvl2ga2", 0x00000700, 0, SROM8_NOISELVL_2G, 0x7c00},
  433. {"noiselvl5gla0", 0x00000700, 0, SROM8_NOISELVL_5GL, 0x001f},
  434. {"noiselvl5gla1", 0x00000700, 0, SROM8_NOISELVL_5GL, 0x03e0},
  435. {"noiselvl5gla2", 0x00000700, 0, SROM8_NOISELVL_5GL, 0x7c00},
  436. {"noiselvl5gma0", 0x00000700, 0, SROM8_NOISELVL_5GM, 0x001f},
  437. {"noiselvl5gma1", 0x00000700, 0, SROM8_NOISELVL_5GM, 0x03e0},
  438. {"noiselvl5gma2", 0x00000700, 0, SROM8_NOISELVL_5GM, 0x7c00},
  439. {"noiselvl5gha0", 0x00000700, 0, SROM8_NOISELVL_5GH, 0x001f},
  440. {"noiselvl5gha1", 0x00000700, 0, SROM8_NOISELVL_5GH, 0x03e0},
  441. {"noiselvl5gha2", 0x00000700, 0, SROM8_NOISELVL_5GH, 0x7c00},
  442. {"noiselvl5gua0", 0x00000700, 0, SROM8_NOISELVL_5GU, 0x001f},
  443. {"noiselvl5gua1", 0x00000700, 0, SROM8_NOISELVL_5GU, 0x03e0},
  444. {"noiselvl5gua2", 0x00000700, 0, SROM8_NOISELVL_5GU, 0x7c00},
  445. {"noisecaloffset", 0x00000300, 0, SROM8_NOISECALOFFSET, 0x00ff},
  446. {"noisecaloffset5g", 0x00000300, 0, SROM8_NOISECALOFFSET, 0xff00},
  447. {"subband5gver", 0x00000700, 0, SROM8_SUBBAND_PPR, 0x7},
  448. {"cckPwrOffset", 0x00000400, 0, SROM10_CCKPWROFFSET, 0xffff},
  449. {"eu_edthresh2g", 0x00000400, 0, SROM10_EU_EDCRSTH, 0x00ff},
  450. {"eu_edthresh5g", 0x00000400, 0, SROM10_EU_EDCRSTH, 0xff00},
  451. /* swctrlmap_2g array, note that the last element doesn't have SRFL_ARRAY flag set */
  452. {"swctrlmap_2g", 0x00000400, SRFL_MORE|SRFL_PRHEX|SRFL_ARRAY, SROM10_SWCTRLMAP_2G, 0xffff},
  453. {"", 0x00000400, SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 1, 0xffff},
  454. {"", 0x00000400, SRFL_MORE|SRFL_PRHEX|SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 2, 0xffff},
  455. {"", 0x00000400, SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 3, 0xffff},
  456. {"", 0x00000400, SRFL_MORE|SRFL_PRHEX|SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 4, 0xffff},
  457. {"", 0x00000400, SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 5, 0xffff},
  458. {"", 0x00000400, SRFL_MORE|SRFL_PRHEX|SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 6, 0xffff},
  459. {"", 0x00000400, SRFL_ARRAY, SROM10_SWCTRLMAP_2G + 7, 0xffff},
  460. {"", 0x00000400, SRFL_PRHEX, SROM10_SWCTRLMAP_2G + 8, 0xffff},
  461. /* sromrev 11 */
  462. {"boardflags3", 0xfffff800, SRFL_PRHEX|SRFL_MORE, SROM11_BFL4, 0xffff},
  463. {"", 0, 0, SROM11_BFL5, 0xffff},
  464. {"boardnum", 0xfffff800, 0, SROM11_MACLO, 0xffff},
  465. {"macaddr", 0xfffff800, SRFL_ETHADDR, SROM11_MACHI, 0xffff},
  466. {"ccode", 0xfffff800, SRFL_CCODE, SROM11_CCODE, 0xffff},
  467. {"regrev", 0xfffff800, 0, SROM11_REGREV, 0xffff},
  468. {"ledbh0", 0xfffff800, SRFL_NOFFS, SROM11_LEDBH10, 0x00ff},
  469. {"ledbh1", 0xfffff800, SRFL_NOFFS, SROM11_LEDBH10, 0xff00},
  470. {"ledbh2", 0xfffff800, SRFL_NOFFS, SROM11_LEDBH32, 0x00ff},
  471. {"ledbh3", 0xfffff800, SRFL_NOFFS, SROM11_LEDBH32, 0xff00},
  472. {"leddc", 0xfffff800, SRFL_NOFFS|SRFL_LEDDC, SROM11_LEDDC, 0xffff},
  473. {"aa2g", 0xfffff800, 0, SROM11_AA, 0x00ff},
  474. {"aa5g", 0xfffff800, 0, SROM11_AA, 0xff00},
  475. {"agbg0", 0xfffff800, 0, SROM11_AGBG10, 0xff00},
  476. {"agbg1", 0xfffff800, 0, SROM11_AGBG10, 0x00ff},
  477. {"agbg2", 0xfffff800, 0, SROM11_AGBG2A0, 0xff00},
  478. {"aga0", 0xfffff800, 0, SROM11_AGBG2A0, 0x00ff},
  479. {"aga1", 0xfffff800, 0, SROM11_AGA21, 0xff00},
  480. {"aga2", 0xfffff800, 0, SROM11_AGA21, 0x00ff},
  481. {"txchain", 0xfffff800, SRFL_NOFFS, SROM11_TXRXC, SROM4_TXCHAIN_MASK},
  482. {"rxchain", 0xfffff800, SRFL_NOFFS, SROM11_TXRXC, SROM4_RXCHAIN_MASK},
  483. {"antswitch", 0xfffff800, SRFL_NOFFS, SROM11_TXRXC, SROM4_SWITCH_MASK},
  484. {"tssiposslope2g", 0xfffff800, 0, SROM11_FEM_CFG1, 0x0001},
  485. {"epagain2g", 0xfffff800, 0, SROM11_FEM_CFG1, 0x000e},
  486. {"pdgain2g", 0xfffff800, 0, SROM11_FEM_CFG1, 0x01f0},
  487. {"tworangetssi2g", 0xfffff800, 0, SROM11_FEM_CFG1, 0x0200},
  488. {"papdcap2g", 0xfffff800, 0, SROM11_FEM_CFG1, 0x0400},
  489. {"femctrl", 0xfffff800, 0, SROM11_FEM_CFG1, 0xf800},
  490. {"tssiposslope5g", 0xfffff800, 0, SROM11_FEM_CFG2, 0x0001},
  491. {"epagain5g", 0xfffff800, 0, SROM11_FEM_CFG2, 0x000e},
  492. {"pdgain5g", 0xfffff800, 0, SROM11_FEM_CFG2, 0x01f0},
  493. {"tworangetssi5g", 0xfffff800, 0, SROM11_FEM_CFG2, 0x0200},
  494. {"papdcap5g", 0xfffff800, 0, SROM11_FEM_CFG2, 0x0400},
  495. {"gainctrlsph", 0xfffff800, 0, SROM11_FEM_CFG2, 0xf800},
  496. {"tempthresh", 0xfffff800, 0, SROM11_THERMAL, 0xff00},
  497. {"tempoffset", 0xfffff800, 0, SROM11_THERMAL, 0x00ff},
  498. {"rawtempsense", 0xfffff800, SRFL_PRHEX, SROM11_MPWR_RAWTS, 0x01ff},
  499. {"measpower", 0xfffff800, SRFL_PRHEX, SROM11_MPWR_RAWTS, 0xfe00},
  500. {"tempsense_slope", 0xfffff800, SRFL_PRHEX, SROM11_TS_SLP_OPT_CORRX, 0x00ff},
  501. {"tempcorrx", 0xfffff800, SRFL_PRHEX, SROM11_TS_SLP_OPT_CORRX, 0xfc00},
  502. {"tempsense_option", 0xfffff800, SRFL_PRHEX, SROM11_TS_SLP_OPT_CORRX, 0x0300},
  503. {"xtalfreq", 0xfffff800, 0, SROM11_XTAL_FREQ, 0xffff},
  504. {"txpwrbckof", 0x00000800, SRFL_PRHEX, SROM11_PATH0 + SROM11_2G_MAXP, 0xff00},
  505. /* Special PA Params for 4350 5G Band, 40/80 MHz BW Ant #1 */
  506. {"pa5gbw4080a1", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB0_4080_W0_A1, 0xffff},
  507. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB0_4080_W1_A1, 0xffff},
  508. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB0_4080_W2_A1, 0xffff},
  509. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB1_4080_W0_A1, 0xffff},
  510. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_4080_PA, 0xffff},
  511. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_4080_PA + 1, 0xffff},
  512. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_4080_PA, 0xffff},
  513. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_4080_PA + 1, 0xffff},
  514. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_4080_PA + 2, 0xffff},
  515. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB3_4080_PA, 0xffff},
  516. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB3_4080_PA + 1, 0xffff},
  517. {"", 0xfffff800, SRFL_PRHEX, SROM11_PATH2 + SROM11_5GB3_4080_PA + 2, 0xffff},
  518. {"phycal_tempdelta", 0xfffff800, 0, SROM11_PHYCAL_TEMPDELTA, 0x00ff},
  519. {"temps_period", 0xfffff800, 0, SROM11_PHYCAL_TEMPDELTA, 0x0f00},
  520. {"temps_hysteresis", 0xfffff800, 0, SROM11_PHYCAL_TEMPDELTA, 0xf000},
  521. {"measpower1", 0xfffff800, SRFL_PRHEX, SROM11_MPWR_1_AND_2, 0x007f},
  522. {"measpower2", 0xfffff800, SRFL_PRHEX, SROM11_MPWR_1_AND_2, 0x3f80},
  523. {"tssifloor2g", 0xfffff800, SRFL_PRHEX, SROM11_TSSIFLOOR_2G, 0x03ff},
  524. {"tssifloor5g", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_TSSIFLOOR_5GL, 0x03ff},
  525. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_TSSIFLOOR_5GM, 0x03ff},
  526. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_TSSIFLOOR_5GH, 0x03ff},
  527. {"", 0xfffff800, SRFL_PRHEX, SROM11_TSSIFLOOR_5GU, 0x03ff},
  528. {"pdoffset2g40ma0", 0xfffff800, 0, SROM11_PDOFF_2G_40M, 0x000f},
  529. {"pdoffset2g40ma1", 0xfffff800, 0, SROM11_PDOFF_2G_40M, 0x00f0},
  530. {"pdoffset2g40ma2", 0xfffff800, 0, SROM11_PDOFF_2G_40M, 0x0f00},
  531. {"pdoffset2g40mvalid", 0xfffff800, 0, SROM11_PDOFF_2G_40M, 0x8000},
  532. {"pdoffset40ma0", 0xfffff800, 0, SROM11_PDOFF_40M_A0, 0xffff},
  533. {"pdoffset40ma1", 0xfffff800, 0, SROM11_PDOFF_40M_A1, 0xffff},
  534. {"pdoffset40ma2", 0xfffff800, 0, SROM11_PDOFF_40M_A2, 0xffff},
  535. {"pdoffset80ma0", 0xfffff800, 0, SROM11_PDOFF_80M_A0, 0xffff},
  536. {"pdoffset80ma1", 0xfffff800, 0, SROM11_PDOFF_80M_A1, 0xffff},
  537. {"pdoffset80ma2", 0xfffff800, 0, SROM11_PDOFF_80M_A2, 0xffff},
  538. {"subband5gver", 0xfffff800, SRFL_PRHEX, SROM11_SUBBAND5GVER, 0xffff},
  539. {"paparambwver", 0xfffff800, 0, SROM11_MCSLR5GLPO, 0xf000},
  540. {"rx5ggainwar", 0xfffff800, 0, SROM11_MCSLR5GMPO, 0x2000},
  541. /* Special PA Params for 4350 5G Band, 40/80 MHz BW Ant #0 */
  542. {"pa5gbw4080a0", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 +SROM11_5GB0_PA, 0xffff},
  543. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB0_PA + 1, 0xffff},
  544. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB0_PA + 2, 0xffff},
  545. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_PA, 0xffff},
  546. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_PA + 1, 0xffff},
  547. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_PA + 2, 0xffff},
  548. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_PA, 0xffff},
  549. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_PA + 1, 0xffff},
  550. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_PA + 2, 0xffff},
  551. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB3_PA, 0xffff},
  552. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB3_PA + 1, 0xffff},
  553. {"", 0xfffff800, SRFL_PRHEX, SROM11_PATH2 + SROM11_5GB3_PA + 2, 0xffff},
  554. /* Special PA Params for 4335 5G Band, 40 MHz BW */
  555. {"pa5gbw40a0", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB0_PA, 0xffff},
  556. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB0_PA + 1, 0xffff},
  557. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB0_PA + 2, 0xffff},
  558. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB1_PA, 0xffff},
  559. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB1_PA + 1, 0xffff},
  560. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB1_PA + 2, 0xffff},
  561. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB2_PA, 0xffff},
  562. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB2_PA + 1, 0xffff},
  563. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB2_PA + 2, 0xffff},
  564. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB3_PA, 0xffff},
  565. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_5GB3_PA + 1, 0xffff},
  566. {"", 0xfffff800, SRFL_PRHEX, SROM11_PATH1 + SROM11_5GB3_PA + 2, 0xffff},
  567. /* Special PA Params for 4335 5G Band, 80 MHz BW */
  568. {"pa5gbw80a0", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB0_PA, 0xffff},
  569. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB0_PA + 1, 0xffff},
  570. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB0_PA + 2, 0xffff},
  571. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_PA, 0xffff},
  572. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_PA + 1, 0xffff},
  573. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB1_PA + 2, 0xffff},
  574. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_PA, 0xffff},
  575. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_PA + 1, 0xffff},
  576. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB2_PA + 2, 0xffff},
  577. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB3_PA, 0xffff},
  578. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH2 + SROM11_5GB3_PA + 1, 0xffff},
  579. {"", 0xfffff800, SRFL_PRHEX, SROM11_PATH2 + SROM11_5GB3_PA + 2, 0xffff},
  580. /* Special PA Params for 4335 2G Band, CCK */
  581. {"pa2gccka0", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_2G_PA, 0xffff},
  582. {"", 0xfffff800, SRFL_PRHEX | SRFL_ARRAY, SROM11_PATH1 + SROM11_2G_PA + 1, 0xffff},
  583. {"", 0xfffff800, SRFL_PRHEX, SROM11_PATH1 + SROM11_2G_PA + 2, 0xffff},
  584. /* power per rate */
  585. {"cckbw202gpo", 0xfffff800, 0, SROM11_CCKBW202GPO, 0xffff},
  586. {"cckbw20ul2gpo", 0xfffff800, 0, SROM11_CCKBW20UL2GPO, 0xffff},
  587. {"mcsbw202gpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW202GPO, 0xffff},
  588. {"", 0xfffff800, 0, SROM11_MCSBW202GPO_1, 0xffff},
  589. {"mcsbw402gpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW402GPO, 0xffff},
  590. {"", 0xfffff800, 0, SROM11_MCSBW402GPO_1, 0xffff},
  591. {"dot11agofdmhrbw202gpo", 0xfffff800, 0, SROM11_DOT11AGOFDMHRBW202GPO, 0xffff},
  592. {"ofdmlrbw202gpo", 0xfffff800, 0, SROM11_OFDMLRBW202GPO, 0xffff},
  593. {"mcsbw205glpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW205GLPO, 0xffff},
  594. {"", 0xfffff800, 0, SROM11_MCSBW205GLPO_1, 0xffff},
  595. {"mcsbw405glpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW405GLPO, 0xffff},
  596. {"", 0xfffff800, 0, SROM11_MCSBW405GLPO_1, 0xffff},
  597. {"mcsbw805glpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW805GLPO, 0xffff},
  598. {"", 0xfffff800, 0, SROM11_MCSBW805GLPO_1, 0xffff},
  599. {"mcsbw205gmpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW205GMPO, 0xffff},
  600. {"", 0xfffff800, 0, SROM11_MCSBW205GMPO_1, 0xffff},
  601. {"mcsbw405gmpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW405GMPO, 0xffff},
  602. {"", 0xfffff800, 0, SROM11_MCSBW405GMPO_1, 0xffff},
  603. {"mcsbw805gmpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW805GMPO, 0xffff},
  604. {"", 0xfffff800, 0, SROM11_MCSBW805GMPO_1, 0xffff},
  605. {"mcsbw205ghpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW205GHPO, 0xffff},
  606. {"", 0xfffff800, 0, SROM11_MCSBW205GHPO_1, 0xffff},
  607. {"mcsbw405ghpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW405GHPO, 0xffff},
  608. {"", 0xfffff800, 0, SROM11_MCSBW405GHPO_1, 0xffff},
  609. {"mcsbw805ghpo", 0xfffff800, SRFL_MORE, SROM11_MCSBW805GHPO, 0xffff},
  610. {"", 0xfffff800, 0, SROM11_MCSBW805GHPO_1, 0xffff},
  611. {"mcslr5glpo", 0xfffff800, 0, SROM11_MCSLR5GLPO, 0x0fff},
  612. {"mcslr5gmpo", 0xfffff800, 0, SROM11_MCSLR5GMPO, 0xffff},
  613. {"mcslr5ghpo", 0xfffff800, 0, SROM11_MCSLR5GHPO, 0xffff},
  614. {"sb20in40hrpo", 0xfffff800, 0, SROM11_SB20IN40HRPO, 0xffff},
  615. {"sb20in80and160hr5glpo", 0xfffff800, 0, SROM11_SB20IN80AND160HR5GLPO, 0xffff},
  616. {"sb40and80hr5glpo", 0xfffff800, 0, SROM11_SB40AND80HR5GLPO, 0xffff},
  617. {"sb20in80and160hr5gmpo", 0xfffff800, 0, SROM11_SB20IN80AND160HR5GMPO, 0xffff},
  618. {"sb40and80hr5gmpo", 0xfffff800, 0, SROM11_SB40AND80HR5GMPO, 0xffff},
  619. {"sb20in80and160hr5ghpo", 0xfffff800, 0, SROM11_SB20IN80AND160HR5GHPO, 0xffff},
  620. {"sb40and80hr5ghpo", 0xfffff800, 0, SROM11_SB40AND80HR5GHPO, 0xffff},
  621. {"sb20in40lrpo", 0xfffff800, 0, SROM11_SB20IN40LRPO, 0xffff},
  622. {"sb20in80and160lr5glpo", 0xfffff800, 0, SROM11_SB20IN80AND160LR5GLPO, 0xffff},
  623. {"sb40and80lr5glpo", 0xfffff800, 0, SROM11_SB40AND80LR5GLPO, 0xffff},
  624. {"sb20in80and160lr5gmpo", 0xfffff800, 0, SROM11_SB20IN80AND160LR5GMPO, 0xffff},
  625. {"sb40and80lr5gmpo", 0xfffff800, 0, SROM11_SB40AND80LR5GMPO, 0xffff},
  626. {"sb20in80and160lr5ghpo", 0xfffff800, 0, SROM11_SB20IN80AND160LR5GHPO, 0xffff},
  627. {"sb40and80lr5ghpo", 0xfffff800, 0, SROM11_SB40AND80LR5GHPO, 0xffff},
  628. {"dot11agduphrpo", 0xfffff800, 0, SROM11_DOT11AGDUPHRPO, 0xffff},
  629. {"dot11agduplrpo", 0xfffff800, 0, SROM11_DOT11AGDUPLRPO, 0xffff},
  630. /* Misc */
  631. {"sar2g", 0xfffff800, 0, SROM11_SAR, 0x00ff},
  632. {"sar5g", 0xfffff800, 0, SROM11_SAR, 0xff00},
  633. {"noiselvl2ga0", 0xfffff800, 0, SROM11_NOISELVL_2G, 0x001f},
  634. {"noiselvl2ga1", 0xfffff800, 0, SROM11_NOISELVL_2G, 0x03e0},
  635. {"noiselvl2ga2", 0xfffff800, 0, SROM11_NOISELVL_2G, 0x7c00},
  636. {"noiselvl5ga0", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GL, 0x001f},
  637. {"", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GM, 0x001f},
  638. {"", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GH, 0x001f},
  639. {"", 0xfffff800, 0, SROM11_NOISELVL_5GU, 0x001f},
  640. {"noiselvl5ga1", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GL, 0x03e0},
  641. {"", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GM, 0x03e0},
  642. {"", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GH, 0x03e0},
  643. {"", 0xfffff800, 0, SROM11_NOISELVL_5GU, 0x03e0},
  644. {"noiselvl5ga2", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GL, 0x7c00},
  645. {"", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GM, 0x7c00},
  646. {"", 0xfffff800, SRFL_ARRAY, SROM11_NOISELVL_5GH, 0x7c00},
  647. {"", 0xfffff800, 0, SROM11_NOISELVL_5GU, 0x7c00},
  648. {"eu_edthresh2g", 0x00000800, 0, SROM11_EU_EDCRSTH, 0x00ff},
  649. {"eu_edthresh5g", 0x00000800, 0, SROM11_EU_EDCRSTH, 0xff00},
  650. {"rxgainerr2ga0", 0xfffff800, 0, SROM11_RXGAINERR_2G, 0x003f},
  651. {"rxgainerr2ga1", 0xfffff800, 0, SROM11_RXGAINERR_2G, 0x07c0},
  652. {"rxgainerr2ga2", 0xfffff800, 0, SROM11_RXGAINERR_2G, 0xf800},
  653. {"rxgainerr5ga0", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GL, 0x003f},
  654. {"", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GM, 0x003f},
  655. {"", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GH, 0x003f},
  656. {"", 0xfffff800, 0, SROM11_RXGAINERR_5GU, 0x003f},
  657. {"rxgainerr5ga1", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GL, 0x07c0},
  658. {"", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GM, 0x07c0},
  659. {"", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GH, 0x07c0},
  660. {"", 0xfffff800, 0, SROM11_RXGAINERR_5GU, 0x07c0},
  661. {"rxgainerr5ga2", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GL, 0xf800},
  662. {"", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GM, 0xf800},
  663. {"", 0xfffff800, SRFL_ARRAY, SROM11_RXGAINERR_5GH, 0xf800},
  664. {"", 0xfffff800, 0, SROM11_RXGAINERR_5GU, 0xf800},
  665. {"rpcal2g", 0xfffff800, 0, SROM11_RPCAL_2G, 0xffff},
  666. {"rpcal5gb0", 0xfffff800, 0, SROM11_RPCAL_5GL, 0xffff},
  667. {"rpcal5gb1", 0xfffff800, 0, SROM11_RPCAL_5GM, 0xffff},
  668. {"rpcal5gb2", 0xfffff800, 0, SROM11_RPCAL_5GH, 0xffff},
  669. {"rpcal5gb3", 0xfffff800, 0, SROM11_RPCAL_5GU, 0xffff},
  670. {"txidxcap2g", 0xfffff800, 0, SROM11_TXIDXCAP2G, 0x0ff0},
  671. {"txidxcap5g", 0xfffff800, 0, SROM11_TXIDXCAP5G, 0x0ff0},
  672. {"pdoffsetcckma0", 0xfffff800, 0, SROM11_PDOFF_2G_CCK, 0x000f},
  673. {"pdoffsetcckma1", 0xfffff800, 0, SROM11_PDOFF_2G_CCK, 0x00f0},
  674. {"pdoffsetcckma2", 0xfffff800, 0, SROM11_PDOFF_2G_CCK, 0x0f00},
  675. /* sromrev 12 */
  676. {"boardflags4", 0xfffff000, SRFL_PRHEX|SRFL_MORE, SROM12_BFL6, 0xffff},
  677. {"", 0, 0, SROM12_BFL7, 0xffff},
  678. {"pdoffsetcck", 0xfffff000, 0, SROM12_PDOFF_2G_CCK, 0xffff},
  679. {"pdoffset20in40m5gb0", 0xfffff000, 0, SROM12_PDOFF_20in40M_5G_B0, 0xffff},
  680. {"pdoffset20in40m5gb1", 0xfffff000, 0, SROM12_PDOFF_20in40M_5G_B1, 0xffff},
  681. {"pdoffset20in40m5gb2", 0xfffff000, 0, SROM12_PDOFF_20in40M_5G_B2, 0xffff},
  682. {"pdoffset20in40m5gb3", 0xfffff000, 0, SROM12_PDOFF_20in40M_5G_B3, 0xffff},
  683. {"pdoffset20in40m5gb4", 0xfffff000, 0, SROM12_PDOFF_20in40M_5G_B4, 0xffff},
  684. {"pdoffset40in80m5gb0", 0xfffff000, 0, SROM12_PDOFF_40in80M_5G_B0, 0xffff},
  685. {"pdoffset40in80m5gb1", 0xfffff000, 0, SROM12_PDOFF_40in80M_5G_B1, 0xffff},
  686. {"pdoffset40in80m5gb2", 0xfffff000, 0, SROM12_PDOFF_40in80M_5G_B2, 0xffff},
  687. {"pdoffset40in80m5gb3", 0xfffff000, 0, SROM12_PDOFF_40in80M_5G_B3, 0xffff},
  688. {"pdoffset40in80m5gb4", 0xfffff000, 0, SROM12_PDOFF_40in80M_5G_B4, 0xffff},
  689. {"pdoffset20in80m5gb0", 0xfffff000, 0, SROM12_PDOFF_20in80M_5G_B0, 0xffff},
  690. {"pdoffset20in80m5gb1", 0xfffff000, 0, SROM12_PDOFF_20in80M_5G_B1, 0xffff},
  691. {"pdoffset20in80m5gb2", 0xfffff000, 0, SROM12_PDOFF_20in80M_5G_B2, 0xffff},
  692. {"pdoffset20in80m5gb3", 0xfffff000, 0, SROM12_PDOFF_20in80M_5G_B3, 0xffff},
  693. {"pdoffset20in80m5gb4", 0xfffff000, 0, SROM12_PDOFF_20in80M_5G_B4, 0xffff},
  694. /* power per rate */
  695. {"mcsbw205gx1po", 0xfffff000, SRFL_MORE, SROM12_MCSBW205GX1PO, 0xffff},
  696. {"", 0xfffff000, 0, SROM12_MCSBW205GX1PO_1, 0xffff},
  697. {"mcsbw405gx1po", 0xfffff000, SRFL_MORE, SROM12_MCSBW405GX1PO, 0xffff},
  698. {"", 0xfffff000, 0, SROM12_MCSBW405GX1PO_1, 0xffff},
  699. {"mcsbw805gx1po", 0xfffff000, SRFL_MORE, SROM12_MCSBW805GX1PO, 0xffff},
  700. {"", 0xfffff000, 0, SROM12_MCSBW805GX1PO_1, 0xffff},
  701. {"mcsbw205gx2po", 0xfffff000, SRFL_MORE, SROM12_MCSBW205GX2PO, 0xffff},
  702. {"", 0xfffff000, 0, SROM12_MCSBW205GX2PO_1, 0xffff},
  703. {"mcsbw405gx2po", 0xfffff000, SRFL_MORE, SROM12_MCSBW405GX2PO, 0xffff},
  704. {"", 0xfffff000, 0, SROM12_MCSBW405GX2PO_1, 0xffff},
  705. {"mcsbw805gx2po", 0xfffff000, SRFL_MORE, SROM12_MCSBW805GX2PO, 0xffff},
  706. {"", 0xfffff000, 0, SROM12_MCSBW805GX2PO_1, 0xffff},
  707. {"sb20in80and160hr5gx1po", 0xfffff000, 0, SROM12_SB20IN80AND160HR5GX1PO, 0xffff},
  708. {"sb40and80hr5gx1po", 0xfffff000, 0, SROM12_SB40AND80HR5GX1PO, 0xffff},
  709. {"sb20in80and160lr5gx1po", 0xfffff000, 0, SROM12_SB20IN80AND160LR5GX1PO, 0xffff},
  710. {"sb40and80hr5gx1po", 0xfffff000, 0, SROM12_SB40AND80HR5GX1PO, 0xffff},
  711. {"sb20in80and160hr5gx2po", 0xfffff000, 0, SROM12_SB20IN80AND160HR5GX2PO, 0xffff},
  712. {"sb40and80hr5gx2po", 0xfffff000, 0, SROM12_SB40AND80HR5GX2PO, 0xffff},
  713. {"sb20in80and160lr5gx2po", 0xfffff000, 0, SROM12_SB20IN80AND160LR5GX2PO, 0xffff},
  714. {"sb40and80hr5gx2po", 0xfffff000, 0, SROM12_SB40AND80HR5GX2PO, 0xffff},
  715. {"rxgains5gmelnagaina0", 0xfffff000, 0, SROM12_RXGAINS10, 0x0007},
  716. {"rxgains5gmelnagaina1", 0xfffff000, 0, SROM12_RXGAINS11, 0x0007},
  717. {"rxgains5gmelnagaina2", 0xfffff000, 0, SROM12_RXGAINS12, 0x0007},
  718. {"rxgains5gmtrisoa0", 0xfffff000, 0, SROM12_RXGAINS10, 0x0078},
  719. {"rxgains5gmtrisoa1", 0xfffff000, 0, SROM12_RXGAINS11, 0x0078},
  720. {"rxgains5gmtrisoa2", 0xfffff000, 0, SROM12_RXGAINS12, 0x0078},
  721. {"rxgains5gmtrelnabypa0", 0xfffff000, 0, SROM12_RXGAINS10, 0x0080},
  722. {"rxgains5gmtrelnabypa1", 0xfffff000, 0, SROM12_RXGAINS11, 0x0080},
  723. {"rxgains5gmtrelnabypa2", 0xfffff000, 0, SROM12_RXGAINS12, 0x0080},
  724. {"rxgains5ghelnagaina0", 0xfffff000, 0, SROM12_RXGAINS10, 0x0700},
  725. {"rxgains5ghelnagaina1", 0xfffff000, 0, SROM12_RXGAINS11, 0x0700},
  726. {"rxgains5ghelnagaina2", 0xfffff000, 0, SROM12_RXGAINS12, 0x0700},
  727. {"rxgains5ghtrisoa0", 0xfffff000, 0, SROM12_RXGAINS10, 0x7800},
  728. {"rxgains5ghtrisoa1", 0xfffff000, 0, SROM12_RXGAINS11, 0x7800},
  729. {"rxgains5ghtrisoa2", 0xfffff000, 0, SROM12_RXGAINS12, 0x7800},
  730. {"rxgains5ghtrelnabypa0", 0xfffff000, 0, SROM12_RXGAINS10, 0x8000},
  731. {"rxgains5ghtrelnabypa1", 0xfffff000, 0, SROM12_RXGAINS11, 0x8000},
  732. {"rxgains5ghtrelnabypa2", 0xfffff000, 0, SROM12_RXGAINS12, 0x8000},
  733. {"eu_edthresh2g", 0x00001000, 0, SROM12_EU_EDCRSTH, 0x00ff},
  734. {"eu_edthresh5g", 0x00001000, 0, SROM12_EU_EDCRSTH, 0xff00},
  735. {"gpdn", 0xfffff000, SRFL_PRHEX|SRFL_MORE, SROM12_GPDN_L, 0xffff},
  736. {"", 0, 0, SROM12_GPDN_H, 0xffff},
  737. {"rpcal2gcore3", 0xffffe000, 0, SROM13_RPCAL2GCORE3, 0x00ff},
  738. {"rpcal5gb0core3", 0xffffe000, 0, SROM13_RPCAL5GB01CORE3, 0x00ff},
  739. {"rpcal5gb1core3", 0xffffe000, 0, SROM13_RPCAL5GB01CORE3, 0xff00},
  740. {"rpcal5gb2core3", 0xffffe000, 0, SROM13_RPCAL5GB23CORE3, 0x00ff},
  741. {"rpcal5gb3core3", 0xffffe000, 0, SROM13_RPCAL5GB23CORE3, 0xff00},
  742. {"sw_txchain_mask", 0xffffe000, 0, SROM13_SW_TXRX_MASK, 0x000f},
  743. {"sw_rxchain_mask", 0xffffe000, 0, SROM13_SW_TXRX_MASK, 0x00f0},
  744. {"eu_edthresh2g", 0x00002000, 0, SROM13_EU_EDCRSTH, 0x00ff},
  745. {"eu_edthresh5g", 0x00002000, 0, SROM13_EU_EDCRSTH, 0xff00},
  746. {"agbg3", 0xffffe000, 0, SROM13_ANTGAIN_BANDBGA, 0xff00},
  747. {"aga3", 0xffffe000, 0, SROM13_ANTGAIN_BANDBGA, 0x00ff},
  748. {"noiselvl2ga3", 0xffffe000, 0, SROM13_NOISELVLCORE3, 0x001f},
  749. {"noiselvl5ga3", 0xffffe000, SRFL_ARRAY, SROM13_NOISELVLCORE3, 0x03e0},
  750. {"", 0xffffe000, SRFL_ARRAY, SROM13_NOISELVLCORE3, 0x7c00},
  751. {"", 0xffffe000, SRFL_ARRAY, SROM13_NOISELVLCORE3_1, 0x001f},
  752. {"", 0xffffe000, 0, SROM13_NOISELVLCORE3_1, 0x03e0},
  753. {"rxgainerr2ga3", 0xffffe000, 0, SROM13_RXGAINERRCORE3, 0x001f},
  754. {"rxgainerr5ga3", 0xffffe000, SRFL_ARRAY, SROM13_RXGAINERRCORE3, 0x03e0},
  755. {"", 0xffffe000, SRFL_ARRAY, SROM13_RXGAINERRCORE3, 0x7c00},
  756. {"", 0xffffe000, SRFL_ARRAY, SROM13_RXGAINERRCORE3_1, 0x001f},
  757. {"", 0xffffe000, 0, SROM13_RXGAINERRCORE3_1, 0x03e0},
  758. {"rxgains5gmelnagaina3", 0xffffe000, 0, SROM13_RXGAINS1CORE3, 0x0007},
  759. {"rxgains5gmtrisoa3", 0xffffe000, 0, SROM13_RXGAINS1CORE3, 0x0078},
  760. {"rxgains5gmtrelnabypa3", 0xffffe000, 0, SROM13_RXGAINS1CORE3, 0x0080},
  761. {"rxgains5ghelnagaina3", 0xffffe000, 0, SROM13_RXGAINS1CORE3, 0x0700},
  762. {"rxgains5ghtrisoa3", 0xffffe000, 0, SROM13_RXGAINS1CORE3, 0x7800},
  763. {"rxgains5ghtrelnabypa3", 0xffffe000, 0, SROM13_RXGAINS1CORE3, 0x8000},
  764. /* pdoffset */
  765. {"pdoffset20in40m5gcore3", 0xffffe000, 0, SROM13_PDOFFSET20IN40M5GCORE3, 0xffff},
  766. {"pdoffset20in40m5gcore3_1", 0xffffe000, 0, SROM13_PDOFFSET20IN40M5GCORE3_1, 0xffff},
  767. {"pdoffset20in80m5gcore3", 0xffffe000, 0, SROM13_PDOFFSET20IN80M5GCORE3, 0xffff},
  768. {"pdoffset20in80m5gcore3_1", 0xffffe000, 0, SROM13_PDOFFSET20IN80M5GCORE3_1, 0xffff},
  769. {"pdoffset40in80m5gcore3", 0xffffe000, 0, SROM13_PDOFFSET40IN80M5GCORE3, 0xffff},
  770. {"pdoffset40in80m5gcore3_1", 0xffffe000, 0, SROM13_PDOFFSET40IN80M5GCORE3_1, 0xffff},
  771. {"pdoffset20in40m2g", 0xffffe000, 0, SROM13_PDOFFSET20IN40M2G, 0xffff},
  772. {"pdoffset20in40m2gcore3", 0xffffe000, 0, SROM13_PDOFFSET20IN40M2GCORE3, 0xffff},
  773. {"pdoffsetcck20m", 0xffffe000, 0, SROM13_PDOFF_2G_CCK_20M, 0xffff},
  774. /* power per rate */
  775. {"mcs1024qam2gpo", 0xffffe000, 0, SROM13_MCS1024QAM2GPO, 0xffff},
  776. {"mcs1024qam5glpo", 0xffffe000, SRFL_MORE, SROM13_MCS1024QAM5GLPO, 0xffff},
  777. {"", 0xffffe000, 0, SROM13_MCS1024QAM5GLPO_1, 0xffff},
  778. {"mcs1024qam5gmpo", 0xffffe000, SRFL_MORE, SROM13_MCS1024QAM5GMPO, 0xffff},
  779. {"", 0xffffe000, 0, SROM13_MCS1024QAM5GMPO_1, 0xffff},
  780. {"mcs1024qam5ghpo", 0xffffe000, SRFL_MORE, SROM13_MCS1024QAM5GHPO, 0xffff},
  781. {"", 0xffffe000, 0, SROM13_MCS1024QAM5GHPO_1, 0xffff},
  782. {"mcs1024qam5gx1po", 0xffffe000, SRFL_MORE, SROM13_MCS1024QAM5GX1PO, 0xffff},
  783. {"", 0xffffe000, 0, SROM13_MCS1024QAM5GX1PO_1, 0xffff},
  784. {"mcs1024qam5gx2po", 0xffffe000, SRFL_MORE, SROM13_MCS1024QAM5GX2PO, 0xffff},
  785. {"", 0xffffe000, 0, SROM13_MCS1024QAM5GX2PO_1, 0xffff},
  786. {"mcsbw1605glpo", 0xffffe000, SRFL_MORE, SROM13_MCSBW1605GLPO, 0xffff},
  787. {"", 0xffffe000, 0, SROM13_MCSBW1605GLPO_1, 0xffff},
  788. {"mcsbw1605gmpo", 0xffffe000, SRFL_MORE, SROM13_MCSBW1605GMPO, 0xffff},
  789. {"", 0xffffe000, 0, SROM13_MCSBW1605GMPO_1, 0xffff},
  790. {"mcsbw1605ghpo", 0xffffe000, SRFL_MORE, SROM13_MCSBW1605GHPO, 0xffff},
  791. {"", 0xffffe000, 0, SROM13_MCSBW1605GHPO_1, 0xffff},
  792. {"mcsbw1605gx1po", 0xffffe000, SRFL_MORE, SROM13_MCSBW1605GX1PO, 0xffff},
  793. {"", 0xffffe000, 0, SROM13_MCSBW1605GX1PO_1, 0xffff},
  794. {"mcsbw1605gx2po", 0xffffe000, SRFL_MORE, SROM13_MCSBW1605GX2PO, 0xffff},
  795. {"", 0xffffe000, 0, SROM13_MCSBW1605GX2PO_1, 0xffff},
  796. {"ulbpproffs2g", 0xffffe000, 0, SROM13_ULBPPROFFS2G, 0xffff},
  797. {"mcs8poexp", 0xffffe000, SRFL_MORE, SROM13_MCS8POEXP, 0xffff},
  798. {"", 0xffffe000, 0, SROM13_MCS8POEXP_1, 0xffff},
  799. {"mcs9poexp", 0xffffe000, SRFL_MORE, SROM13_MCS9POEXP, 0xffff},
  800. {"", 0xffffe000, 0, SROM13_MCS9POEXP_1, 0xffff},
  801. {"mcs10poexp", 0xffffe000, SRFL_MORE, SROM13_MCS10POEXP, 0xffff},
  802. {"", 0xffffe000, 0, SROM13_MCS10POEXP_1, 0xffff},
  803. {"mcs11poexp", 0xffffe000, SRFL_MORE, SROM13_MCS11POEXP, 0xffff},
  804. {"", 0xffffe000, 0, SROM13_MCS11POEXP_1, 0xffff},
  805. {"ulbpdoffs5gb0a0", 0xffffe000, 0, SROM13_ULBPDOFFS5GB0A0, 0xffff},
  806. {"ulbpdoffs5gb0a1", 0xffffe000, 0, SROM13_ULBPDOFFS5GB0A1, 0xffff},
  807. {"ulbpdoffs5gb0a2", 0xffffe000, 0, SROM13_ULBPDOFFS5GB0A2, 0xffff},
  808. {"ulbpdoffs5gb0a3", 0xffffe000, 0, SROM13_ULBPDOFFS5GB0A3, 0xffff},
  809. {"ulbpdoffs5gb1a0", 0xffffe000, 0, SROM13_ULBPDOFFS5GB1A0, 0xffff},
  810. {"ulbpdoffs5gb1a1", 0xffffe000, 0, SROM13_ULBPDOFFS5GB1A1, 0xffff},
  811. {"ulbpdoffs5gb1a2", 0xffffe000, 0, SROM13_ULBPDOFFS5GB1A2, 0xffff},
  812. {"ulbpdoffs5gb1a3", 0xffffe000, 0, SROM13_ULBPDOFFS5GB1A3, 0xffff},
  813. {"ulbpdoffs5gb2a0", 0xffffe000, 0, SROM13_ULBPDOFFS5GB2A0, 0xffff},
  814. {"ulbpdoffs5gb2a1", 0xffffe000, 0, SROM13_ULBPDOFFS5GB2A1, 0xffff},
  815. {"ulbpdoffs5gb2a2", 0xffffe000, 0, SROM13_ULBPDOFFS5GB2A2, 0xffff},
  816. {"ulbpdoffs5gb2a3", 0xffffe000, 0, SROM13_ULBPDOFFS5GB2A3, 0xffff},
  817. {"ulbpdoffs5gb3a0", 0xffffe000, 0, SROM13_ULBPDOFFS5GB3A0, 0xffff},
  818. {"ulbpdoffs5gb3a1", 0xffffe000, 0, SROM13_ULBPDOFFS5GB3A1, 0xffff},
  819. {"ulbpdoffs5gb3a2", 0xffffe000, 0, SROM13_ULBPDOFFS5GB3A2, 0xffff},
  820. {"ulbpdoffs5gb3a3", 0xffffe000, 0, SROM13_ULBPDOFFS5GB3A3, 0xffff},
  821. {"ulbpdoffs5gb4a0", 0xffffe000, 0, SROM13_ULBPDOFFS5GB4A0, 0xffff},
  822. {"ulbpdoffs5gb4a1", 0xffffe000, 0, SROM13_ULBPDOFFS5GB4A1, 0xffff},
  823. {"ulbpdoffs5gb4a2", 0xffffe000, 0, SROM13_ULBPDOFFS5GB4A2, 0xffff},
  824. {"ulbpdoffs5gb4a3", 0xffffe000, 0, SROM13_ULBPDOFFS5GB4A3, 0xffff},
  825. {"ulbpdoffs2ga0", 0xffffe000, 0, SROM13_ULBPDOFFS2GA0, 0xffff},
  826. {"ulbpdoffs2ga1", 0xffffe000, 0, SROM13_ULBPDOFFS2GA1, 0xffff},
  827. {"ulbpdoffs2ga2", 0xffffe000, 0, SROM13_ULBPDOFFS2GA2, 0xffff},
  828. {"ulbpdoffs2ga3", 0xffffe000, 0, SROM13_ULBPDOFFS2GA3, 0xffff},
  829. {"rpcal5gb4", 0xffffe000, 0, SROM13_RPCAL5GB4, 0xffff},
  830. {"sb20in40hrlrpox", 0xffffe000, 0, SROM13_SB20IN40HRLRPOX, 0xffff},
  831. {"swctrlmap4_cfg", 0xffffe000, 0, SROM13_SWCTRLMAP4_CFG, 0xffff},
  832. {"swctrlmap4_TX2g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_TX2G_FEM3TO0, 0xffff},
  833. {"swctrlmap4_RX2g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_RX2G_FEM3TO0, 0xffff},
  834. {"swctrlmap4_RXByp2g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_RXBYP2G_FEM3TO0, 0xffff},
  835. {"swctrlmap4_misc2g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_MISC2G_FEM3TO0, 0xffff},
  836. {"swctrlmap4_TX5g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_TX5G_FEM3TO0, 0xffff},
  837. {"swctrlmap4_RX5g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_RX5G_FEM3TO0, 0xffff},
  838. {"swctrlmap4_RXByp5g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_RXBYP5G_FEM3TO0, 0xffff},
  839. {"swctrlmap4_misc5g_fem3to0", 0xffffe000, 0, SROM13_SWCTRLMAP4_MISC5G_FEM3TO0, 0xffff},
  840. {"swctrlmap4_TX2g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_TX2G_FEM7TO4, 0xffff},
  841. {"swctrlmap4_RX2g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_RX2G_FEM7TO4, 0xffff},
  842. {"swctrlmap4_RXByp2g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_RXBYP2G_FEM7TO4, 0xffff},
  843. {"swctrlmap4_misc2g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_MISC2G_FEM7TO4, 0xffff},
  844. {"swctrlmap4_TX5g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_TX5G_FEM7TO4, 0xffff},
  845. {"swctrlmap4_RX5g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_RX5G_FEM7TO4, 0xffff},
  846. {"swctrlmap4_RXByp5g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_RXBYP5G_FEM7TO4, 0xffff},
  847. {"swctrlmap4_misc5g_fem7to4", 0xffffe000, 0, SROM13_SWCTRLMAP4_MISC5G_FEM7TO4, 0xffff},
  848. {NULL, 0, 0, 0, 0}
  849. };
  850. #endif /* !defined(SROM15_MEMOPT) */
  851. static const sromvar_t pci_srom15vars[] = {
  852. {"macaddr", 0x00008000, SRFL_ETHADDR, SROM15_MACHI, 0xffff},
  853. {"caldata_offset", 0x00008000, 0, SROM15_CAL_OFFSET_LOC, 0xffff},
  854. {"boardrev", 0x00008000, SRFL_PRHEX, SROM15_BRDREV, 0xffff},
  855. {"ccode", 0x00008000, SRFL_CCODE, SROM15_CCODE, 0xffff},
  856. {"regrev", 0x00008000, 0, SROM15_REGREV, 0xffff},
  857. {NULL, 0, 0, 0, 0}
  858. };
  859. static const sromvar_t pci_srom16vars[] = {
  860. {"macaddr", 0x00010000, SRFL_ETHADDR, SROM16_MACHI, 0xffff},
  861. {"caldata_offset", 0x00010000, 0, SROM16_CALDATA_OFFSET_LOC, 0xffff},
  862. {"boardrev", 0x00010000, 0, SROM16_BOARDREV, 0xffff},
  863. {"ccode", 0x00010000, 0, SROM16_CCODE, 0xffff},
  864. {"regrev", 0x00010000, 0, SROM16_REGREV, 0xffff},
  865. {NULL, 0, 0, 0, 0}
  866. };
  867. static const sromvar_t pci_srom17vars[] = {
  868. {"boardrev", 0x00020000, SRFL_PRHEX, SROM17_BRDREV, 0xffff},
  869. {"macaddr", 0x00020000, SRFL_ETHADDR, SROM17_MACADDR, 0xffff},
  870. {"ccode", 0x00020000, SRFL_CCODE, SROM17_CCODE, 0xffff},
  871. {"caldata_offset", 0x00020000, 0, SROM17_CALDATA, 0xffff},
  872. {"gain_cal_temp", 0x00020000, SRFL_PRHEX, SROM17_GCALTMP, 0xffff},
  873. {"rssi_delta_2gb0_c0", 0x00020000, PRHEX_N_MORE, SROM17_C0SRD202G, 0xffff},
  874. {"", 0x00020000, 0, SROM17_C0SRD202G_1, 0xffff},
  875. {"rssi_delta_5gl_c0", 0x00020000, PRHEX_N_MORE, SROM17_C0SRD205GL, 0xffff},
  876. {"", 0x00020000, 0, SROM17_C0SRD205GL_1, 0xffff},
  877. {"rssi_delta_5gml_c0", 0x00020000, PRHEX_N_MORE, SROM17_C0SRD205GML, 0xffff},
  878. {"", 0x00020000, 0, SROM17_C0SRD205GML_1, 0xffff},
  879. {"rssi_delta_5gmu_c0", 0x00020000, PRHEX_N_MORE, SROM17_C0SRD205GMU, 0xffff},
  880. {"", 0x00020000, 0, SROM17_C0SRD205GMU_1, 0xffff},
  881. {"rssi_delta_5gh_c0", 0x00020000, PRHEX_N_MORE, SROM17_C0SRD205GH, 0xffff},
  882. {"", 0x00020000, 0, SROM17_C0SRD205GH_1, 0xffff},
  883. {"rssi_delta_2gb0_c1", 0x00020000, PRHEX_N_MORE, SROM17_C1SRD202G, 0xffff},
  884. {"", 0x00020000, 0, SROM17_C1SRD202G_1, 0xffff},
  885. {"rssi_delta_5gl_c1", 0x00020000, PRHEX_N_MORE, SROM17_C1SRD205GL, 0xffff},
  886. {"", 0x00020000, 0, SROM17_C1SRD205GL_1, 0xffff},
  887. {"rssi_delta_5gml_c1", 0x00020000, PRHEX_N_MORE, SROM17_C1SRD205GML, 0xffff},
  888. {"", 0x00020000, 0, SROM17_C1SRD205GML_1, 0xffff},
  889. {"rssi_delta_5gmu_c1", 0x00020000, PRHEX_N_MORE, SROM17_C1SRD205GMU, 0xffff},
  890. {"", 0x00020000, 0, SROM17_C1SRD205GMU_1, 0xffff},
  891. {"rssi_delta_5gh_c1", 0x00020000, PRHEX_N_MORE, SROM17_C1SRD205GH, 0xffff},
  892. {"", 0x00020000, 0, SROM17_C1SRD205GH_1, 0xffff},
  893. {"txpa_trim_magic", 0x00020000, PRHEX_N_MORE, SROM17_TRAMMAGIC, 0xffff},
  894. {"", 0x00020000, 0, SROM17_TRAMMAGIC_1, 0xffff},
  895. {"txpa_trim_data", 0x00020000, SRFL_PRHEX, SROM17_TRAMDATA, 0xffff},
  896. {NULL, 0, 0, 0, 0x00}
  897. };
  898. static const sromvar_t perpath_pci_sromvars[] = {
  899. {"maxp2ga", 0x000000f0, 0, SROM4_2G_ITT_MAXP, 0x00ff},
  900. {"itt2ga", 0x000000f0, 0, SROM4_2G_ITT_MAXP, 0xff00},
  901. {"itt5ga", 0x000000f0, 0, SROM4_5G_ITT_MAXP, 0xff00},
  902. {"pa2gw0a", 0x000000f0, SRFL_PRHEX, SROM4_2G_PA, 0xffff},
  903. {"pa2gw1a", 0x000000f0, SRFL_PRHEX, SROM4_2G_PA + 1, 0xffff},
  904. {"pa2gw2a", 0x000000f0, SRFL_PRHEX, SROM4_2G_PA + 2, 0xffff},
  905. {"pa2gw3a", 0x000000f0, SRFL_PRHEX, SROM4_2G_PA + 3, 0xffff},
  906. {"maxp5ga", 0x000000f0, 0, SROM4_5G_ITT_MAXP, 0x00ff},
  907. {"maxp5gha", 0x000000f0, 0, SROM4_5GLH_MAXP, 0x00ff},
  908. {"maxp5gla", 0x000000f0, 0, SROM4_5GLH_MAXP, 0xff00},
  909. {"pa5gw0a", 0x000000f0, SRFL_PRHEX, SROM4_5G_PA, 0xffff},
  910. {"pa5gw1a", 0x000000f0, SRFL_PRHEX, SROM4_5G_PA + 1, 0xffff},
  911. {"pa5gw2a", 0x000000f0, SRFL_PRHEX, SROM4_5G_PA + 2, 0xffff},
  912. {"pa5gw3a", 0x000000f0, SRFL_PRHEX, SROM4_5G_PA + 3, 0xffff},
  913. {"pa5glw0a", 0x000000f0, SRFL_PRHEX, SROM4_5GL_PA, 0xffff},
  914. {"pa5glw1a", 0x000000f0, SRFL_PRHEX, SROM4_5GL_PA + 1, 0xffff},
  915. {"pa5glw2a", 0x000000f0, SRFL_PRHEX, SROM4_5GL_PA + 2, 0xffff},
  916. {"pa5glw3a", 0x000000f0, SRFL_PRHEX, SROM4_5GL_PA + 3, 0xffff},
  917. {"pa5ghw0a", 0x000000f0, SRFL_PRHEX, SROM4_5GH_PA, 0xffff},
  918. {"pa5ghw1a", 0x000000f0, SRFL_PRHEX, SROM4_5GH_PA + 1, 0xffff},
  919. {"pa5ghw2a", 0x000000f0, SRFL_PRHEX, SROM4_5GH_PA + 2, 0xffff},
  920. {"pa5ghw3a", 0x000000f0, SRFL_PRHEX, SROM4_5GH_PA + 3, 0xffff},
  921. {"maxp2ga", 0x00000700, 0, SROM8_2G_ITT_MAXP, 0x00ff},
  922. {"itt2ga", 0x00000700, 0, SROM8_2G_ITT_MAXP, 0xff00},
  923. {"itt5ga", 0x00000700, 0, SROM8_5G_ITT_MAXP, 0xff00},
  924. {"pa2gw0a", 0x00000700, SRFL_PRHEX, SROM8_2G_PA, 0xffff},
  925. {"pa2gw1a", 0x00000700, SRFL_PRHEX, SROM8_2G_PA + 1, 0xffff},
  926. {"pa2gw2a", 0x00000700, SRFL_PRHEX, SROM8_2G_PA + 2, 0xffff},
  927. {"maxp5ga", 0x00000700, 0, SROM8_5G_ITT_MAXP, 0x00ff},
  928. {"maxp5gha", 0x00000700, 0, SROM8_5GLH_MAXP, 0x00ff},
  929. {"maxp5gla", 0x00000700, 0, SROM8_5GLH_MAXP, 0xff00},
  930. {"pa5gw0a", 0x00000700, SRFL_PRHEX, SROM8_5G_PA, 0xffff},
  931. {"pa5gw1a", 0x00000700, SRFL_PRHEX, SROM8_5G_PA + 1, 0xffff},
  932. {"pa5gw2a", 0x00000700, SRFL_PRHEX, SROM8_5G_PA + 2, 0xffff},
  933. {"pa5glw0a", 0x00000700, SRFL_PRHEX, SROM8_5GL_PA, 0xffff},
  934. {"pa5glw1a", 0x00000700, SRFL_PRHEX, SROM8_5GL_PA + 1, 0xffff},
  935. {"pa5glw2a", 0x00000700, SRFL_PRHEX, SROM8_5GL_PA + 2, 0xffff},
  936. {"pa5ghw0a", 0x00000700, SRFL_PRHEX, SROM8_5GH_PA, 0xffff},
  937. {"pa5ghw1a", 0x00000700, SRFL_PRHEX, SROM8_5GH_PA + 1, 0xffff},
  938. {"pa5ghw2a", 0x00000700, SRFL_PRHEX, SROM8_5GH_PA + 2, 0xffff},
  939. /* sromrev 11 */
  940. {"maxp2ga", 0xfffff800, 0, SROM11_2G_MAXP, 0x00ff},
  941. {"pa2ga", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_2G_PA, 0xffff},
  942. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_2G_PA + 1, 0xffff},
  943. {"", 0x00000800, SRFL_PRHEX, SROM11_2G_PA + 2, 0xffff},
  944. {"rxgains5gmelnagaina", 0x00000800, 0, SROM11_RXGAINS1, 0x0007},
  945. {"rxgains5gmtrisoa", 0x00000800, 0, SROM11_RXGAINS1, 0x0078},
  946. {"rxgains5gmtrelnabypa", 0x00000800, 0, SROM11_RXGAINS1, 0x0080},
  947. {"rxgains5ghelnagaina", 0x00000800, 0, SROM11_RXGAINS1, 0x0700},
  948. {"rxgains5ghtrisoa", 0x00000800, 0, SROM11_RXGAINS1, 0x7800},
  949. {"rxgains5ghtrelnabypa", 0x00000800, 0, SROM11_RXGAINS1, 0x8000},
  950. {"rxgains2gelnagaina", 0x00000800, 0, SROM11_RXGAINS, 0x0007},
  951. {"rxgains2gtrisoa", 0x00000800, 0, SROM11_RXGAINS, 0x0078},
  952. {"rxgains2gtrelnabypa", 0x00000800, 0, SROM11_RXGAINS, 0x0080},
  953. {"rxgains5gelnagaina", 0x00000800, 0, SROM11_RXGAINS, 0x0700},
  954. {"rxgains5gtrisoa", 0x00000800, 0, SROM11_RXGAINS, 0x7800},
  955. {"rxgains5gtrelnabypa", 0x00000800, 0, SROM11_RXGAINS, 0x8000},
  956. {"maxp5ga", 0x00000800, SRFL_ARRAY, SROM11_5GB1B0_MAXP, 0x00ff},
  957. {"", 0x00000800, SRFL_ARRAY, SROM11_5GB1B0_MAXP, 0xff00},
  958. {"", 0x00000800, SRFL_ARRAY, SROM11_5GB3B2_MAXP, 0x00ff},
  959. {"", 0x00000800, 0, SROM11_5GB3B2_MAXP, 0xff00},
  960. {"pa5ga", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB0_PA, 0xffff},
  961. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB0_PA + 1, 0xffff},
  962. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB0_PA + 2, 0xffff},
  963. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB1_PA, 0xffff},
  964. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB1_PA + 1, 0xffff},
  965. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB1_PA + 2, 0xffff},
  966. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB2_PA, 0xffff},
  967. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB2_PA + 1, 0xffff},
  968. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB2_PA + 2, 0xffff},
  969. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB3_PA, 0xffff},
  970. {"", 0x00000800, SRFL_PRHEX | SRFL_ARRAY, SROM11_5GB3_PA + 1, 0xffff},
  971. {"", 0x00000800, SRFL_PRHEX, SROM11_5GB3_PA + 2, 0xffff},
  972. /* sromrev 12 */
  973. {"maxp5gb4a", 0xfffff000, 0, SROM12_5GB42G_MAXP, 0x00ff00},
  974. {"pa2ga", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_2GB0_PA_W0, 0x00ffff},
  975. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_2GB0_PA_W1, 0x00ffff},
  976. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_2GB0_PA_W2, 0x00ffff},
  977. {"", 0xfffff000, SRFL_PRHEX, SROM12_2GB0_PA_W3, 0x00ffff},
  978. {"pa2g40a", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_2G40B0_PA_W0, 0x00ffff},
  979. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_2G40B0_PA_W1, 0x00ffff},
  980. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_2G40B0_PA_W2, 0x00ffff},
  981. {"", 0xfffff000, SRFL_PRHEX, SROM12_2G40B0_PA_W3, 0x00ffff},
  982. {"maxp5gb0a", 0xfffff000, 0, SROM12_5GB1B0_MAXP, 0x00ff},
  983. {"maxp5gb1a", 0xfffff000, 0, SROM12_5GB1B0_MAXP, 0x00ff00},
  984. {"maxp5gb2a", 0xfffff000, 0, SROM12_5GB3B2_MAXP, 0x00ff},
  985. {"maxp5gb3a", 0xfffff000, 0, SROM12_5GB3B2_MAXP, 0x00ff00},
  986. {"pa5ga", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB0_PA_W0, 0x00ffff},
  987. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB0_PA_W1, 0x00ffff},
  988. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB0_PA_W2, 0x00ffff},
  989. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB0_PA_W3, 0x00ffff},
  990. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB1_PA_W0, 0x00ffff},
  991. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB1_PA_W1, 0x00ffff},
  992. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB1_PA_W2, 0x00ffff},
  993. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB1_PA_W3, 0x00ffff},
  994. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB2_PA_W0, 0x00ffff},
  995. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB2_PA_W1, 0x00ffff},
  996. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB2_PA_W2, 0x00ffff},
  997. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB2_PA_W3, 0x00ffff},
  998. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB3_PA_W0, 0x00ffff},
  999. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB3_PA_W1, 0x00ffff},
  1000. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB3_PA_W2, 0x00ffff},
  1001. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB3_PA_W3, 0x00ffff},
  1002. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB4_PA_W0, 0x00ffff},
  1003. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB4_PA_W1, 0x00ffff},
  1004. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5GB4_PA_W2, 0x00ffff},
  1005. {"", 0xfffff000, SRFL_PRHEX, SROM12_5GB4_PA_W3, 0x00ffff},
  1006. {"pa5g40a", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B0_PA_W0, 0x00ffff},
  1007. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B0_PA_W1, 0x00ffff},
  1008. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B0_PA_W2, 0x00ffff},
  1009. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B0_PA_W3, 0x00ffff},
  1010. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B1_PA_W0, 0x00ffff},
  1011. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B1_PA_W1, 0x00ffff},
  1012. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B1_PA_W2, 0x00ffff},
  1013. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B1_PA_W3, 0x00ffff},
  1014. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B2_PA_W0, 0x00ffff},
  1015. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B2_PA_W1, 0x00ffff},
  1016. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B2_PA_W2, 0x00ffff},
  1017. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B2_PA_W3, 0x00ffff},
  1018. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B3_PA_W0, 0x00ffff},
  1019. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B3_PA_W1, 0x00ffff},
  1020. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B3_PA_W2, 0x00ffff},
  1021. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B3_PA_W3, 0x00ffff},
  1022. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B4_PA_W0, 0x00ffff},
  1023. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B4_PA_W1, 0x00ffff},
  1024. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G40B4_PA_W2, 0x00ffff},
  1025. {"", 0xfffff000, SRFL_PRHEX, SROM12_5G40B4_PA_W3, 0x00ffff},
  1026. {"pa5g80a", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B0_PA_W0, 0x00ffff},
  1027. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B0_PA_W1, 0x00ffff},
  1028. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B0_PA_W2, 0x00ffff},
  1029. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B0_PA_W3, 0x00ffff},
  1030. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B1_PA_W0, 0x00ffff},
  1031. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B1_PA_W1, 0x00ffff},
  1032. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B1_PA_W2, 0x00ffff},
  1033. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B1_PA_W3, 0x00ffff},
  1034. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B2_PA_W0, 0x00ffff},
  1035. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B2_PA_W1, 0x00ffff},
  1036. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B2_PA_W2, 0x00ffff},
  1037. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B2_PA_W3, 0x00ffff},
  1038. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B3_PA_W0, 0x00ffff},
  1039. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B3_PA_W1, 0x00ffff},
  1040. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B3_PA_W2, 0x00ffff},
  1041. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B3_PA_W3, 0x00ffff},
  1042. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B4_PA_W0, 0x00ffff},
  1043. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B4_PA_W1, 0x00ffff},
  1044. {"", 0xfffff000, SRFL_PRHEX | SRFL_ARRAY, SROM12_5G80B4_PA_W2, 0x00ffff},
  1045. {"", 0xfffff000, SRFL_PRHEX, SROM12_5G80B4_PA_W3, 0x00ffff},
  1046. /* sromrev 13 */
  1047. {"rxgains2gelnagaina", 0xffffe000, 0, SROM13_RXGAINS, 0x0007},
  1048. {"rxgains2gtrisoa", 0xffffe000, 0, SROM13_RXGAINS, 0x0078},
  1049. {"rxgains2gtrelnabypa", 0xffffe000, 0, SROM13_RXGAINS, 0x0080},
  1050. {"rxgains5gelnagaina", 0xffffe000, 0, SROM13_RXGAINS, 0x0700},
  1051. {"rxgains5gtrisoa", 0xffffe000, 0, SROM13_RXGAINS, 0x7800},
  1052. {"rxgains5gtrelnabypa", 0xffffe000, 0, SROM13_RXGAINS, 0x8000},
  1053. {NULL, 0, 0, 0, 0}
  1054. };
  1055. #if !defined(PHY_TYPE_N)
  1056. #define PHY_TYPE_N 4 /* N-Phy value */
  1057. #endif /* !(defined(PHY_TYPE_HT) && defined(PHY_TYPE_N)) */
  1058. #if !defined(PHY_TYPE_AC)
  1059. #define PHY_TYPE_AC 11 /* AC-Phy value */
  1060. #endif /* !defined(PHY_TYPE_AC) */
  1061. #if !defined(PHY_TYPE_LCN20)
  1062. #define PHY_TYPE_LCN20 12 /* LCN20-Phy value */
  1063. #endif /* !defined(PHY_TYPE_LCN20) */
  1064. #if !defined(PHY_TYPE_NULL)
  1065. #define PHY_TYPE_NULL 0xf /* Invalid Phy value */
  1066. #endif /* !defined(PHY_TYPE_NULL) */
  1067. typedef struct {
  1068. uint16 phy_type;
  1069. uint16 bandrange;
  1070. uint16 chain;
  1071. const char *vars;
  1072. } pavars_t;
  1073. static const pavars_t pavars[] = {
  1074. /* NPHY */
  1075. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_2G, 0, "pa2gw0a0 pa2gw1a0 pa2gw2a0"},
  1076. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_2G, 1, "pa2gw0a1 pa2gw1a1 pa2gw2a1"},
  1077. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5G_BAND0, 0, "pa5glw0a0 pa5glw1a0 pa5glw2a0"},
  1078. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5G_BAND0, 1, "pa5glw0a1 pa5glw1a1 pa5glw2a1"},
  1079. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5G_BAND1, 0, "pa5gw0a0 pa5gw1a0 pa5gw2a0"},
  1080. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5G_BAND1, 1, "pa5gw0a1 pa5gw1a1 pa5gw2a1"},
  1081. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5G_BAND2, 0, "pa5ghw0a0 pa5ghw1a0 pa5ghw2a0"},
  1082. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5G_BAND2, 1, "pa5ghw0a1 pa5ghw1a1 pa5ghw2a1"},
  1083. /* ACPHY */
  1084. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1085. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2ga1"},
  1086. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 2, "pa2ga2"},
  1087. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 0, "pa5ga0"},
  1088. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 1, "pa5ga1"},
  1089. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 2, "pa5ga2"},
  1090. /* LCN20PHY */
  1091. {PHY_TYPE_LCN20, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1092. {PHY_TYPE_NULL, 0, 0, ""}
  1093. };
  1094. static const pavars_t pavars_SROM12[] = {
  1095. /* ACPHY */
  1096. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1097. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2ga1"},
  1098. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 2, "pa2ga2"},
  1099. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 0, "pa2g40a0"},
  1100. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 1, "pa2g40a1"},
  1101. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 2, "pa2g40a2"},
  1102. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 0, "pa5ga0"},
  1103. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 1, "pa5ga1"},
  1104. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 2, "pa5ga2"},
  1105. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 0, "pa5g40a0"},
  1106. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 1, "pa5g40a1"},
  1107. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 2, "pa5g40a2"},
  1108. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 0, "pa5g80a0"},
  1109. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 1, "pa5g80a1"},
  1110. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 2, "pa5g80a2"},
  1111. {PHY_TYPE_NULL, 0, 0, ""}
  1112. };
  1113. static const pavars_t pavars_SROM13[] = {
  1114. /* ACPHY */
  1115. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1116. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2ga1"},
  1117. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 2, "pa2ga2"},
  1118. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 3, "pa2ga3"},
  1119. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 0, "pa2g40a0"},
  1120. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 1, "pa2g40a1"},
  1121. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 2, "pa2g40a2"},
  1122. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G_40, 3, "pa2g40a3"},
  1123. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 0, "pa5ga0"},
  1124. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 1, "pa5ga1"},
  1125. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 2, "pa5ga2"},
  1126. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND, 3, "pa5ga3"},
  1127. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 0, "pa5g40a0"},
  1128. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 1, "pa5g40a1"},
  1129. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 2, "pa5g40a2"},
  1130. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_40, 3, "pa5g40a3"},
  1131. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 0, "pa5g80a0"},
  1132. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 1, "pa5g80a1"},
  1133. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 2, "pa5g80a2"},
  1134. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_5BAND_80, 3, "pa5g80a3"},
  1135. {PHY_TYPE_NULL, 0, 0, ""}
  1136. };
  1137. /* pavars table when paparambwver is 1 */
  1138. static const pavars_t pavars_bwver_1[] = {
  1139. /* ACPHY */
  1140. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1141. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2gccka0"},
  1142. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2ga2"},
  1143. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 0, "pa5ga0"},
  1144. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 1, "pa5gbw40a0"},
  1145. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 2, "pa5gbw80a0"},
  1146. {PHY_TYPE_NULL, 0, 0, ""}
  1147. };
  1148. /* pavars table when paparambwver is 2 */
  1149. static const pavars_t pavars_bwver_2[] = {
  1150. /* ACPHY */
  1151. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1152. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2ga1"},
  1153. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 0, "pa5ga0"},
  1154. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 1, "pa5ga1"},
  1155. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 2, "pa5gbw4080a0"},
  1156. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 3, "pa5gbw4080a1"},
  1157. {PHY_TYPE_NULL, 0, 0, ""}
  1158. };
  1159. /* pavars table when paparambwver is 3 */
  1160. static const pavars_t pavars_bwver_3[] = {
  1161. /* ACPHY */
  1162. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 0, "pa2ga0"},
  1163. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 1, "pa2ga1"},
  1164. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 2, "pa2gccka0"},
  1165. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_2G, 3, "pa2gccka1"},
  1166. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 0, "pa5ga0"},
  1167. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 1, "pa5ga1"},
  1168. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 2, "pa5gbw4080a0"},
  1169. {PHY_TYPE_AC, WL_CHAN_FREQ_RANGE_5G_4BAND, 3, "pa5gbw4080a1"},
  1170. {PHY_TYPE_NULL, 0, 0, ""}
  1171. };
  1172. typedef struct {
  1173. uint16 phy_type;
  1174. uint16 bandrange;
  1175. const char *vars;
  1176. } povars_t;
  1177. static const povars_t povars[] = {
  1178. /* NPHY */
  1179. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_2G, "mcs2gpo0 mcs2gpo1 mcs2gpo2 mcs2gpo3 "
  1180. "mcs2gpo4 mcs2gpo5 mcs2gpo6 mcs2gpo7"},
  1181. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5GL, "mcs5glpo0 mcs5glpo1 mcs5glpo2 mcs5glpo3 "
  1182. "mcs5glpo4 mcs5glpo5 mcs5glpo6 mcs5glpo7"},
  1183. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5GM, "mcs5gpo0 mcs5gpo1 mcs5gpo2 mcs5gpo3 "
  1184. "mcs5gpo4 mcs5gpo5 mcs5gpo6 mcs5gpo7"},
  1185. {PHY_TYPE_N, WL_CHAN_FREQ_RANGE_5GH, "mcs5ghpo0 mcs5ghpo1 mcs5ghpo2 mcs5ghpo3 "
  1186. "mcs5ghpo4 mcs5ghpo5 mcs5ghpo6 mcs5ghpo7"},
  1187. {PHY_TYPE_NULL, 0, ""}
  1188. };
  1189. typedef struct {
  1190. uint8 tag; /* Broadcom subtag name */
  1191. uint32 revmask; /* Supported cis_sromrev bitmask. Some of the parameters in
  1192. * different tuples have the same name. Therefore, the MFGc tool
  1193. * needs to know which tuple to generate when seeing these
  1194. * parameters (given that we know sromrev from user input, like the
  1195. * nvram file).
  1196. */
  1197. uint8 len; /* Length field of the tuple, note that it includes the
  1198. * subtag name (1 byte): 1 + tuple content length
  1199. */
  1200. const char *params;
  1201. } cis_tuple_t;
  1202. #define OTP_RAW (0xff - 1) /* Reserved tuple number for wrvar Raw input */
  1203. #define OTP_VERS_1 (0xff - 2) /* CISTPL_VERS_1 */
  1204. #define OTP_MANFID (0xff - 3) /* CISTPL_MANFID */
  1205. #define OTP_RAW1 (0xff - 4) /* Like RAW, but comes first */
  1206. /** this array is used by CIS creating/writing applications */
  1207. static const cis_tuple_t cis_hnbuvars[] = {
  1208. /* tag revmask len params */
  1209. {OTP_RAW1, 0xffffffff, 0, ""}, /* special case */
  1210. {OTP_VERS_1, 0xffffffff, 0, "smanf sproductname"}, /* special case (non BRCM tuple) */
  1211. {OTP_MANFID, 0xffffffff, 4, "2manfid 2prodid"}, /* special case (non BRCM tuple) */
  1212. /* Unified OTP: tupple to embed USB manfid inside SDIO CIS */
  1213. {HNBU_UMANFID, 0xffffffff, 8, "8usbmanfid"},
  1214. {HNBU_SROMREV, 0xffffffff, 2, "1sromrev"},
  1215. /* NOTE: subdevid is also written to boardtype.
  1216. * Need to write HNBU_BOARDTYPE to change it if it is different.
  1217. */
  1218. {HNBU_CHIPID, 0xffffffff, 11, "2vendid 2devid 2chiprev 2subvendid 2subdevid"},
  1219. {HNBU_BOARDREV, 0xffffffff, 3, "2boardrev"},
  1220. {HNBU_PAPARMS, 0xffffffff, 10, "2pa0b0 2pa0b1 2pa0b2 1pa0itssit 1pa0maxpwr 1opo"},
  1221. {HNBU_AA, 0xffffffff, 3, "1aa2g 1aa5g"},
  1222. {HNBU_AA, 0xffffffff, 3, "1aa0 1aa1"}, /* backward compatibility */
  1223. {HNBU_AG, 0xffffffff, 5, "1ag0 1ag1 1ag2 1ag3"},
  1224. {HNBU_BOARDFLAGS, 0xffffffff, 21, "4boardflags 4boardflags2 4boardflags3 "
  1225. "4boardflags4 4boardflags5 "},
  1226. {HNBU_LEDS, 0xffffffff, 17, "1ledbh0 1ledbh1 1ledbh2 1ledbh3 1ledbh4 1ledbh5 "
  1227. "1ledbh6 1ledbh7 1ledbh8 1ledbh9 1ledbh10 1ledbh11 1ledbh12 1ledbh13 1ledbh14 1ledbh15"},
  1228. {HNBU_CCODE, 0xffffffff, 4, "2ccode 1cctl"},
  1229. {HNBU_CCKPO, 0xffffffff, 3, "2cckpo"},
  1230. {HNBU_OFDMPO, 0xffffffff, 5, "4ofdmpo"},
  1231. {HNBU_PAPARMS5G, 0xffffffff, 23, "2pa1b0 2pa1b1 2pa1b2 2pa1lob0 2pa1lob1 2pa1lob2 "
  1232. "2pa1hib0 2pa1hib1 2pa1hib2 1pa1itssit "
  1233. "1pa1maxpwr 1pa1lomaxpwr 1pa1himaxpwr"},
  1234. {HNBU_RDLID, 0xffffffff, 3, "2rdlid"},
  1235. {HNBU_RSSISMBXA2G, 0xffffffff, 3, "0rssismf2g 0rssismc2g "
  1236. "0rssisav2g 0bxa2g"}, /* special case */
  1237. {HNBU_RSSISMBXA5G, 0xffffffff, 3, "0rssismf5g 0rssismc5g "
  1238. "0rssisav5g 0bxa5g"}, /* special case */
  1239. {HNBU_XTALFREQ, 0xffffffff, 5, "4xtalfreq"},
  1240. {HNBU_TRI2G, 0xffffffff, 2, "1tri2g"},
  1241. {HNBU_TRI5G, 0xffffffff, 4, "1tri5gl 1tri5g 1tri5gh"},
  1242. {HNBU_RXPO2G, 0xffffffff, 2, "1rxpo2g"},
  1243. {HNBU_RXPO5G, 0xffffffff, 2, "1rxpo5g"},
  1244. {HNBU_BOARDNUM, 0xffffffff, 3, "2boardnum"},
  1245. {HNBU_MACADDR, 0xffffffff, 7, "6macaddr"}, /* special case */
  1246. {HNBU_RDLSN, 0xffffffff, 3, "2rdlsn"},
  1247. {HNBU_BOARDTYPE, 0xffffffff, 3, "2boardtype"},
  1248. {HNBU_LEDDC, 0xffffffff, 3, "2leddc"},
  1249. {HNBU_RDLRNDIS, 0xffffffff, 2, "1rdlndis"},
  1250. {HNBU_CHAINSWITCH, 0xffffffff, 5, "1txchain 1rxchain 2antswitch"},
  1251. {HNBU_REGREV, 0xffffffff, 3, "2regrev"},
  1252. {HNBU_FEM, 0x000007fe, 5, "0antswctl2g 0triso2g 0pdetrange2g 0extpagain2g "
  1253. "0tssipos2g 0antswctl5g 0triso5g 0pdetrange5g 0extpagain5g 0tssipos5g"}, /* special case */
  1254. {HNBU_PAPARMS_C0, 0x000007fe, 31, "1maxp2ga0 1itt2ga0 2pa2gw0a0 2pa2gw1a0 "
  1255. "2pa2gw2a0 1maxp5ga0 1itt5ga0 1maxp5gha0 1maxp5gla0 2pa5gw0a0 2pa5gw1a0 2pa5gw2a0 "
  1256. "2pa5glw0a0 2pa5glw1a0 2pa5glw2a0 2pa5ghw0a0 2pa5ghw1a0 2pa5ghw2a0"},
  1257. {HNBU_PAPARMS_C1, 0x000007fe, 31, "1maxp2ga1 1itt2ga1 2pa2gw0a1 2pa2gw1a1 "
  1258. "2pa2gw2a1 1maxp5ga1 1itt5ga1 1maxp5gha1 1maxp5gla1 2pa5gw0a1 2pa5gw1a1 2pa5gw2a1 "
  1259. "2pa5glw0a1 2pa5glw1a1 2pa5glw2a1 2pa5ghw0a1 2pa5ghw1a1 2pa5ghw2a1"},
  1260. {HNBU_PO_CCKOFDM, 0xffffffff, 19, "2cck2gpo 4ofdm2gpo 4ofdm5gpo 4ofdm5glpo "
  1261. "4ofdm5ghpo"},
  1262. {HNBU_PO_MCS2G, 0xffffffff, 17, "2mcs2gpo0 2mcs2gpo1 2mcs2gpo2 2mcs2gpo3 "
  1263. "2mcs2gpo4 2mcs2gpo5 2mcs2gpo6 2mcs2gpo7"},
  1264. {HNBU_PO_MCS5GM, 0xffffffff, 17, "2mcs5gpo0 2mcs5gpo1 2mcs5gpo2 2mcs5gpo3 "
  1265. "2mcs5gpo4 2mcs5gpo5 2mcs5gpo6 2mcs5gpo7"},
  1266. {HNBU_PO_MCS5GLH, 0xffffffff, 33, "2mcs5glpo0 2mcs5glpo1 2mcs5glpo2 2mcs5glpo3 "
  1267. "2mcs5glpo4 2mcs5glpo5 2mcs5glpo6 2mcs5glpo7 "
  1268. "2mcs5ghpo0 2mcs5ghpo1 2mcs5ghpo2 2mcs5ghpo3 "
  1269. "2mcs5ghpo4 2mcs5ghpo5 2mcs5ghpo6 2mcs5ghpo7"},
  1270. {HNBU_CCKFILTTYPE, 0xffffffff, 2, "1cckdigfilttype"},
  1271. {HNBU_PO_CDD, 0xffffffff, 3, "2cddpo"},
  1272. {HNBU_PO_STBC, 0xffffffff, 3, "2stbcpo"},
  1273. {HNBU_PO_40M, 0xffffffff, 3, "2bw40po"},
  1274. {HNBU_PO_40MDUP, 0xffffffff, 3, "2bwduppo"},
  1275. {HNBU_RDLRWU, 0xffffffff, 2, "1rdlrwu"},
  1276. {HNBU_WPS, 0xffffffff, 3, "1wpsgpio 1wpsled"},
  1277. {HNBU_USBFS, 0xffffffff, 2, "1usbfs"},
  1278. {HNBU_ELNA2G, 0xffffffff, 2, "1elna2g"},
  1279. {HNBU_ELNA5G, 0xffffffff, 2, "1elna5g"},
  1280. {HNBU_CUSTOM1, 0xffffffff, 5, "4customvar1"},
  1281. {OTP_RAW, 0xffffffff, 0, ""}, /* special case */
  1282. {HNBU_OFDMPO5G, 0xffffffff, 13, "4ofdm5gpo 4ofdm5glpo 4ofdm5ghpo"},
  1283. {HNBU_USBEPNUM, 0xffffffff, 3, "2usbepnum"},
  1284. {HNBU_CCKBW202GPO, 0xffffffff, 7, "2cckbw202gpo 2cckbw20ul2gpo 2cckbw20in802gpo"},
  1285. {HNBU_LEGOFDMBW202GPO, 0xffffffff, 9, "4legofdmbw202gpo 4legofdmbw20ul2gpo"},
  1286. {HNBU_LEGOFDMBW205GPO, 0xffffffff, 25, "4legofdmbw205glpo 4legofdmbw20ul5glpo "
  1287. "4legofdmbw205gmpo 4legofdmbw20ul5gmpo 4legofdmbw205ghpo 4legofdmbw20ul5ghpo"},
  1288. {HNBU_MCS2GPO, 0xffffffff, 17, "4mcsbw202gpo 4mcsbw20ul2gpo 4mcsbw402gpo 4mcsbw802gpo"},
  1289. {HNBU_MCS5GLPO, 0xffffffff, 13, "4mcsbw205glpo 4mcsbw20ul5glpo 4mcsbw405glpo"},
  1290. {HNBU_MCS5GMPO, 0xffffffff, 13, "4mcsbw205gmpo 4mcsbw20ul5gmpo 4mcsbw405gmpo"},
  1291. {HNBU_MCS5GHPO, 0xffffffff, 13, "4mcsbw205ghpo 4mcsbw20ul5ghpo 4mcsbw405ghpo"},
  1292. {HNBU_MCS32PO, 0xffffffff, 3, "2mcs32po"},
  1293. {HNBU_LEG40DUPPO, 0xffffffff, 3, "2legofdm40duppo"},
  1294. {HNBU_TEMPTHRESH, 0xffffffff, 7, "1tempthresh 0temps_period 0temps_hysteresis "
  1295. "1tempoffset 1tempsense_slope 0tempcorrx 0tempsense_option "
  1296. "1phycal_tempdelta"}, /* special case */
  1297. {HNBU_MUXENAB, 0xffffffff, 2, "1muxenab"},
  1298. {HNBU_FEM_CFG, 0xfffff800, 5, "0femctrl 0papdcap2g 0tworangetssi2g 0pdgain2g "
  1299. "0epagain2g 0tssiposslope2g 0gainctrlsph 0papdcap5g 0tworangetssi5g 0pdgain5g 0epagain5g "
  1300. "0tssiposslope5g"}, /* special case */
  1301. {HNBU_ACPA_C0, 0x00001800, 39, "2subband5gver 2maxp2ga0 2*3pa2ga0 "
  1302. "1*4maxp5ga0 2*12pa5ga0"},
  1303. {HNBU_ACPA_C1, 0x00001800, 37, "2maxp2ga1 2*3pa2ga1 1*4maxp5ga1 2*12pa5ga1"},
  1304. {HNBU_ACPA_C2, 0x00001800, 37, "2maxp2ga2 2*3pa2ga2 1*4maxp5ga2 2*12pa5ga2"},
  1305. {HNBU_MEAS_PWR, 0xfffff800, 5, "1measpower 1measpower1 1measpower2 2rawtempsense"},
  1306. {HNBU_PDOFF, 0xfffff800, 13, "2pdoffset40ma0 2pdoffset40ma1 2pdoffset40ma2 "
  1307. "2pdoffset80ma0 2pdoffset80ma1 2pdoffset80ma2"},
  1308. {HNBU_ACPPR_2GPO, 0xfffff800, 13, "2dot11agofdmhrbw202gpo 2ofdmlrbw202gpo "
  1309. "2sb20in40dot11agofdm2gpo 2sb20in80dot11agofdm2gpo 2sb20in40ofdmlrbw202gpo "
  1310. "2sb20in80ofdmlrbw202gpo"},
  1311. {HNBU_ACPPR_5GPO, 0xfffff800, 59, "4mcsbw805glpo 4mcsbw1605glpo 4mcsbw805gmpo "
  1312. "4mcsbw1605gmpo 4mcsbw805ghpo 4mcsbw1605ghpo 2mcslr5glpo 2mcslr5gmpo 2mcslr5ghpo "
  1313. "4mcsbw80p805glpo 4mcsbw80p805gmpo 4mcsbw80p805ghpo 4mcsbw80p805gx1po 2mcslr5gx1po "
  1314. "2mcslr5g80p80po 4mcsbw805gx1po 4mcsbw1605gx1po"},
  1315. {HNBU_MCS5Gx1PO, 0xfffff800, 9, "4mcsbw205gx1po 4mcsbw405gx1po"},
  1316. {HNBU_ACPPR_SBPO, 0xfffff800, 49, "2sb20in40hrpo 2sb20in80and160hr5glpo "
  1317. "2sb40and80hr5glpo 2sb20in80and160hr5gmpo 2sb40and80hr5gmpo 2sb20in80and160hr5ghpo "
  1318. "2sb40and80hr5ghpo 2sb20in40lrpo 2sb20in80and160lr5glpo 2sb40and80lr5glpo "
  1319. "2sb20in80and160lr5gmpo 2sb40and80lr5gmpo 2sb20in80and160lr5ghpo 2sb40and80lr5ghpo "
  1320. "4dot11agduphrpo 4dot11agduplrpo 2sb20in40and80hrpo 2sb20in40and80lrpo "
  1321. "2sb20in80and160hr5gx1po 2sb20in80and160lr5gx1po 2sb40and80hr5gx1po 2sb40and80lr5gx1po "
  1322. },
  1323. {HNBU_ACPPR_SB8080_PO, 0xfffff800, 23, "2sb2040and80in80p80hr5glpo "
  1324. "2sb2040and80in80p80lr5glpo 2sb2040and80in80p80hr5gmpo "
  1325. "2sb2040and80in80p80lr5gmpo 2sb2040and80in80p80hr5ghpo 2sb2040and80in80p80lr5ghpo "
  1326. "2sb2040and80in80p80hr5gx1po 2sb2040and80in80p80lr5gx1po 2sb20in80p80hr5gpo "
  1327. "2sb20in80p80lr5gpo 2dot11agduppo"},
  1328. {HNBU_NOISELVL, 0xfffff800, 16, "1noiselvl2ga0 1noiselvl2ga1 1noiselvl2ga2 "
  1329. "1*4noiselvl5ga0 1*4noiselvl5ga1 1*4noiselvl5ga2"},
  1330. {HNBU_RXGAIN_ERR, 0xfffff800, 16, "1rxgainerr2ga0 1rxgainerr2ga1 1rxgainerr2ga2 "
  1331. "1*4rxgainerr5ga0 1*4rxgainerr5ga1 1*4rxgainerr5ga2"},
  1332. {HNBU_AGBGA, 0xfffff800, 7, "1agbg0 1agbg1 1agbg2 1aga0 1aga1 1aga2"},
  1333. {HNBU_USBDESC_COMPOSITE, 0xffffffff, 3, "2usbdesc_composite"},
  1334. {HNBU_UUID, 0xffffffff, 17, "16uuid"},
  1335. {HNBU_WOWLGPIO, 0xffffffff, 2, "1wowl_gpio"},
  1336. {HNBU_ACRXGAINS_C0, 0xfffff800, 5, "0rxgains5gtrelnabypa0 0rxgains5gtrisoa0 "
  1337. "0rxgains5gelnagaina0 0rxgains2gtrelnabypa0 0rxgains2gtrisoa0 0rxgains2gelnagaina0 "
  1338. "0rxgains5ghtrelnabypa0 0rxgains5ghtrisoa0 0rxgains5ghelnagaina0 0rxgains5gmtrelnabypa0 "
  1339. "0rxgains5gmtrisoa0 0rxgains5gmelnagaina0"}, /* special case */
  1340. {HNBU_ACRXGAINS_C1, 0xfffff800, 5, "0rxgains5gtrelnabypa1 0rxgains5gtrisoa1 "
  1341. "0rxgains5gelnagaina1 0rxgains2gtrelnabypa1 0rxgains2gtrisoa1 0rxgains2gelnagaina1 "
  1342. "0rxgains5ghtrelnabypa1 0rxgains5ghtrisoa1 0rxgains5ghelnagaina1 0rxgains5gmtrelnabypa1 "
  1343. "0rxgains5gmtrisoa1 0rxgains5gmelnagaina1"}, /* special case */
  1344. {HNBU_ACRXGAINS_C2, 0xfffff800, 5, "0rxgains5gtrelnabypa2 0rxgains5gtrisoa2 "
  1345. "0rxgains5gelnagaina2 0rxgains2gtrelnabypa2 0rxgains2gtrisoa2 0rxgains2gelnagaina2 "
  1346. "0rxgains5ghtrelnabypa2 0rxgains5ghtrisoa2 0rxgains5ghelnagaina2 0rxgains5gmtrelnabypa2 "
  1347. "0rxgains5gmtrisoa2 0rxgains5gmelnagaina2"}, /* special case */
  1348. {HNBU_TXDUTY, 0xfffff800, 9, "2tx_duty_cycle_ofdm_40_5g "
  1349. "2tx_duty_cycle_thresh_40_5g 2tx_duty_cycle_ofdm_80_5g 2tx_duty_cycle_thresh_80_5g"},
  1350. {HNBU_PDOFF_2G, 0xfffff800, 3, "0pdoffset2g40ma0 0pdoffset2g40ma1 "
  1351. "0pdoffset2g40ma2 0pdoffset2g40mvalid"},
  1352. {HNBU_ACPA_CCK_C0, 0xfffff800, 7, "2*3pa2gccka0"},
  1353. {HNBU_ACPA_CCK_C1, 0xfffff800, 7, "2*3pa2gccka1"},
  1354. {HNBU_ACPA_40, 0xfffff800, 25, "2*12pa5gbw40a0"},
  1355. {HNBU_ACPA_80, 0xfffff800, 25, "2*12pa5gbw80a0"},
  1356. {HNBU_ACPA_4080, 0xfffff800, 49, "2*12pa5gbw4080a0 2*12pa5gbw4080a1"},
  1357. {HNBU_ACPA_4X4C0, 0xffffe000, 23, "1maxp2ga0 2*4pa2ga0 2*4pa2g40a0 "
  1358. "1maxp5gb0a0 1maxp5gb1a0 1maxp5gb2a0 1maxp5gb3a0 1maxp5gb4a0"},
  1359. {HNBU_ACPA_4X4C1, 0xffffe000, 23, "1maxp2ga1 2*4pa2ga1 2*4pa2g40a1 "
  1360. "1maxp5gb0a1 1maxp5gb1a1 1maxp5gb2a1 1maxp5gb3a1 1maxp5gb4a1"},
  1361. {HNBU_ACPA_4X4C2, 0xffffe000, 23, "1maxp2ga2 2*4pa2ga2 2*4pa2g40a2 "
  1362. "1maxp5gb0a2 1maxp5gb1a2 1maxp5gb2a2 1maxp5gb3a2 1maxp5gb4a2"},
  1363. {HNBU_ACPA_4X4C3, 0xffffe000, 23, "1maxp2ga3 2*4pa2ga3 2*4pa2g40a3 "
  1364. "1maxp5gb0a3 1maxp5gb1a3 1maxp5gb2a3 1maxp5gb3a3 1maxp5gb4a3"},
  1365. {HNBU_ACPA_BW20_4X4C0, 0xffffe000, 41, "2*20pa5ga0"},
  1366. {HNBU_ACPA_BW40_4X4C0, 0xffffe000, 41, "2*20pa5g40a0"},
  1367. {HNBU_ACPA_BW80_4X4C0, 0xffffe000, 41, "2*20pa5g80a0"},
  1368. {HNBU_ACPA_BW20_4X4C1, 0xffffe000, 41, "2*20pa5ga1"},
  1369. {HNBU_ACPA_BW40_4X4C1, 0xffffe000, 41, "2*20pa5g40a1"},
  1370. {HNBU_ACPA_BW80_4X4C1, 0xffffe000, 41, "2*20pa5g80a1"},
  1371. {HNBU_ACPA_BW20_4X4C2, 0xffffe000, 41, "2*20pa5ga2"},
  1372. {HNBU_ACPA_BW40_4X4C2, 0xffffe000, 41, "2*20pa5g40a2"},
  1373. {HNBU_ACPA_BW80_4X4C2, 0xffffe000, 41, "2*20pa5g80a2"},
  1374. {HNBU_ACPA_BW20_4X4C3, 0xffffe000, 41, "2*20pa5ga3"},
  1375. {HNBU_ACPA_BW40_4X4C3, 0xffffe000, 41, "2*20pa5g40a3"},
  1376. {HNBU_ACPA_BW80_4X4C3, 0xffffe000, 41, "2*20pa5g80a3"},
  1377. {HNBU_SUBBAND5GVER, 0xfffff800, 3, "2subband5gver"},
  1378. {HNBU_PAPARAMBWVER, 0xfffff800, 2, "1paparambwver"},
  1379. {HNBU_TXBFRPCALS, 0xfffff800, 11,
  1380. "2rpcal2g 2rpcal5gb0 2rpcal5gb1 2rpcal5gb2 2rpcal5gb3"}, /* txbf rpcalvars */
  1381. {HNBU_GPIO_PULL_DOWN, 0xffffffff, 5, "4gpdn"},
  1382. {HNBU_MACADDR2, 0xffffffff, 7, "6macaddr2"}, /* special case */
  1383. {0xFF, 0xffffffff, 0, ""}
  1384. };
  1385. #endif /* _bcmsrom_tbl_h_ */