siutils.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. /*
  2. * Misc utility routines for accessing the SOC Interconnects
  3. * of Broadcom HNBU chips.
  4. *
  5. * Portions of this code are copyright (c) 2020 Cypress Semiconductor Corporation
  6. *
  7. * Copyright (C) 1999-2020, Broadcom Corporation
  8. *
  9. * Unless you and Broadcom execute a separate written software license
  10. * agreement governing use of this software, this software is licensed to you
  11. * under the terms of the GNU General Public License version 2 (the "GPL"),
  12. * available at http://www.broadcom.com/licenses/GPLv2.php, with the
  13. * following added to such license:
  14. *
  15. * As a special exception, the copyright holders of this software give you
  16. * permission to link this software with independent modules, and to copy and
  17. * distribute the resulting executable under terms of your choice, provided that
  18. * you also meet, for each linked independent module, the terms and conditions of
  19. * the license of that module. An independent module is a module which is not
  20. * derived from this software. The special exception does not apply to any
  21. * modifications of the software.
  22. *
  23. * Notwithstanding the above, under no circumstances may you combine this
  24. * software in any way with any other Broadcom software provided under a license
  25. * other than the GPL, without Broadcom's express prior written consent.
  26. *
  27. *
  28. * <<Broadcom-WL-IPTag/Open:>>
  29. *
  30. * $Id: siutils.h 699906 2017-05-16 22:39:33Z $
  31. */
  32. #ifndef _siutils_h_
  33. #define _siutils_h_
  34. #ifdef SR_DEBUG
  35. #include "wlioctl.h"
  36. #endif /* SR_DEBUG */
  37. #define WARM_BOOT 0xA0B0C0D0
  38. #ifdef BCM_BACKPLANE_TIMEOUT
  39. #define SI_MAX_ERRLOG_SIZE 4
  40. typedef struct si_axi_error
  41. {
  42. uint32 error;
  43. uint32 coreid;
  44. uint32 errlog_lo;
  45. uint32 errlog_hi;
  46. uint32 errlog_id;
  47. uint32 errlog_flags;
  48. uint32 errlog_status;
  49. } si_axi_error_t;
  50. typedef struct si_axi_error_info
  51. {
  52. uint32 count;
  53. si_axi_error_t axi_error[SI_MAX_ERRLOG_SIZE];
  54. } si_axi_error_info_t;
  55. #endif /* BCM_BACKPLANE_TIMEOUT */
  56. /**
  57. * Data structure to export all chip specific common variables
  58. * public (read-only) portion of siutils handle returned by si_attach()/si_kattach()
  59. */
  60. struct si_pub {
  61. uint socitype; /**< SOCI_SB, SOCI_AI */
  62. uint bustype; /**< SI_BUS, PCI_BUS */
  63. uint buscoretype; /**< PCI_CORE_ID, PCIE_CORE_ID, PCMCIA_CORE_ID */
  64. uint buscorerev; /**< buscore rev */
  65. uint buscoreidx; /**< buscore index */
  66. int ccrev; /**< chip common core rev */
  67. uint32 cccaps; /**< chip common capabilities */
  68. uint32 cccaps_ext; /**< chip common capabilities extension */
  69. int pmurev; /**< pmu core rev */
  70. uint32 pmucaps; /**< pmu capabilities */
  71. uint boardtype; /**< board type */
  72. uint boardrev; /* board rev */
  73. uint boardvendor; /**< board vendor */
  74. uint boardflags; /**< board flags */
  75. uint boardflags2; /**< board flags2 */
  76. uint boardflags4; /**< board flags4 */
  77. uint chip; /**< chip number */
  78. uint chiprev; /**< chip revision */
  79. uint chippkg; /**< chip package option */
  80. uint32 chipst; /**< chip status */
  81. bool issim; /**< chip is in simulation or emulation */
  82. uint socirev; /**< SOC interconnect rev */
  83. bool pci_pr32414;
  84. int gcirev; /**< gci core rev */
  85. int lpflags; /**< low power flags */
  86. uint32 enum_base; /**< backplane address where the chipcommon core resides */
  87. #ifdef BCM_BACKPLANE_TIMEOUT
  88. si_axi_error_info_t * err_info;
  89. #endif /* BCM_BACKPLANE_TIMEOUT */
  90. bool _multibp_enable;
  91. };
  92. /* for HIGH_ONLY driver, the si_t must be writable to allow states sync from BMAC to HIGH driver
  93. * for monolithic driver, it is readonly to prevent accident change
  94. */
  95. typedef struct si_pub si_t;
  96. /*
  97. * Many of the routines below take an 'sih' handle as their first arg.
  98. * Allocate this by calling si_attach(). Free it by calling si_detach().
  99. * At any one time, the sih is logically focused on one particular si core
  100. * (the "current core").
  101. * Use si_setcore() or si_setcoreidx() to change the association to another core.
  102. */
  103. #define SI_OSH NULL /**< Use for si_kattach when no osh is available */
  104. #define BADIDX (SI_MAXCORES + 1)
  105. /* clkctl xtal what flags */
  106. #define XTAL 0x1 /**< primary crystal oscillator (2050) */
  107. #define PLL 0x2 /**< main chip pll */
  108. /* clkctl clk mode */
  109. #define CLK_FAST 0 /**< force fast (pll) clock */
  110. #define CLK_DYNAMIC 2 /**< enable dynamic clock control */
  111. /* GPIO usage priorities */
  112. #define GPIO_DRV_PRIORITY 0 /**< Driver */
  113. #define GPIO_APP_PRIORITY 1 /**< Application */
  114. #define GPIO_HI_PRIORITY 2 /**< Highest priority. Ignore GPIO reservation */
  115. /* GPIO pull up/down */
  116. #define GPIO_PULLUP 0
  117. #define GPIO_PULLDN 1
  118. /* GPIO event regtype */
  119. #define GPIO_REGEVT 0 /**< GPIO register event */
  120. #define GPIO_REGEVT_INTMSK 1 /**< GPIO register event int mask */
  121. #define GPIO_REGEVT_INTPOL 2 /**< GPIO register event int polarity */
  122. /* device path */
  123. #define SI_DEVPATH_BUFSZ 16 /**< min buffer size in bytes */
  124. /* SI routine enumeration: to be used by update function with multiple hooks */
  125. #define SI_DOATTACH 1
  126. #define SI_PCIDOWN 2 /**< wireless interface is down */
  127. #define SI_PCIUP 3 /**< wireless interface is up */
  128. #ifdef SR_DEBUG
  129. #define PMU_RES 31
  130. #endif /* SR_DEBUG */
  131. /* "access" param defines for si_seci_access() below */
  132. #define SECI_ACCESS_STATUSMASK_SET 0
  133. #define SECI_ACCESS_INTRS 1
  134. #define SECI_ACCESS_UART_CTS 2
  135. #define SECI_ACCESS_UART_RTS 3
  136. #define SECI_ACCESS_UART_RXEMPTY 4
  137. #define SECI_ACCESS_UART_GETC 5
  138. #define SECI_ACCESS_UART_TXFULL 6
  139. #define SECI_ACCESS_UART_PUTC 7
  140. #define SECI_ACCESS_STATUSMASK_GET 8
  141. #define ISSIM_ENAB(sih) FALSE
  142. #define INVALID_ADDR (~0)
  143. /* PMU clock/power control */
  144. #if defined(BCMPMUCTL)
  145. #define PMUCTL_ENAB(sih) (BCMPMUCTL)
  146. #else
  147. #define PMUCTL_ENAB(sih) ((sih)->cccaps & CC_CAP_PMU)
  148. #endif // endif
  149. #if defined(BCMAOBENAB)
  150. #define AOB_ENAB(sih) (BCMAOBENAB)
  151. #else
  152. #define AOB_ENAB(sih) ((sih)->ccrev >= 35 ? \
  153. ((sih)->cccaps_ext & CC_CAP_EXT_AOB_PRESENT) : 0)
  154. #endif /* BCMAOBENAB */
  155. /* chipcommon clock/power control (exclusive with PMU's) */
  156. #if defined(BCMPMUCTL) && BCMPMUCTL
  157. #define CCCTL_ENAB(sih) (0)
  158. #define CCPLL_ENAB(sih) (0)
  159. #else
  160. #define CCCTL_ENAB(sih) ((sih)->cccaps & CC_CAP_PWR_CTL)
  161. #define CCPLL_ENAB(sih) ((sih)->cccaps & CC_CAP_PLL_MASK)
  162. #endif // endif
  163. typedef void (*gci_gpio_handler_t)(uint32 stat, void *arg);
  164. /* External BT Coex enable mask */
  165. #define CC_BTCOEX_EN_MASK 0x01
  166. /* External PA enable mask */
  167. #define GPIO_CTRL_EPA_EN_MASK 0x40
  168. /* WL/BT control enable mask */
  169. #define GPIO_CTRL_5_6_EN_MASK 0x60
  170. #define GPIO_CTRL_7_6_EN_MASK 0xC0
  171. #define GPIO_OUT_7_EN_MASK 0x80
  172. /* CR4 specific defines used by the host driver */
  173. #define SI_CR4_CAP (0x04)
  174. #define SI_CR4_BANKIDX (0x40)
  175. #define SI_CR4_BANKINFO (0x44)
  176. #define SI_CR4_BANKPDA (0x4C)
  177. #define ARMCR4_TCBBNB_MASK 0xf0
  178. #define ARMCR4_TCBBNB_SHIFT 4
  179. #define ARMCR4_TCBANB_MASK 0xf
  180. #define ARMCR4_TCBANB_SHIFT 0
  181. #define SICF_CPUHALT (0x0020)
  182. #define ARMCR4_BSZ_MASK 0x7f
  183. #define ARMCR4_BUNITSZ_MASK 0x200
  184. #define ARMCR4_BSZ_8K 8192
  185. #define ARMCR4_BSZ_1K 1024
  186. #define SI_BPIND_1BYTE 0x1
  187. #define SI_BPIND_2BYTE 0x3
  188. #define SI_BPIND_4BYTE 0xF
  189. #define GET_GCI_OFFSET(sih, gci_reg) \
  190. (AOB_ENAB(sih)? OFFSETOF(gciregs_t, gci_reg) : OFFSETOF(chipcregs_t, gci_reg))
  191. #define GET_GCI_CORE(sih) \
  192. (AOB_ENAB(sih)? si_findcoreidx(sih, GCI_CORE_ID, 0) : SI_CC_IDX)
  193. #include <osl_decl.h>
  194. /* === exported functions === */
  195. extern si_t *si_attach(uint pcidev, osl_t *osh, volatile void *regs, uint bustype,
  196. void *sdh, char **vars, uint *varsz);
  197. extern si_t *si_kattach(osl_t *osh);
  198. extern void si_detach(si_t *sih);
  199. extern volatile void *
  200. si_d11_switch_addrbase(si_t *sih, uint coreunit);
  201. extern uint si_corelist(si_t *sih, uint coreid[]);
  202. extern uint si_coreid(si_t *sih);
  203. extern uint si_flag(si_t *sih);
  204. extern uint si_flag_alt(si_t *sih);
  205. extern uint si_intflag(si_t *sih);
  206. extern uint si_coreidx(si_t *sih);
  207. extern uint si_coreunit(si_t *sih);
  208. extern uint si_corevendor(si_t *sih);
  209. extern uint si_corerev(si_t *sih);
  210. extern uint si_corerev_minor(si_t *sih);
  211. extern void *si_osh(si_t *sih);
  212. extern void si_setosh(si_t *sih, osl_t *osh);
  213. extern int si_backplane_access(si_t *sih, uint addr, uint size,
  214. uint *val, bool read);
  215. extern uint si_corereg(si_t *sih, uint coreidx, uint regoff, uint mask, uint val);
  216. extern uint si_corereg_writeonly(si_t *sih, uint coreidx, uint regoff, uint mask, uint val);
  217. extern uint si_pmu_corereg(si_t *sih, uint32 idx, uint regoff, uint mask, uint val);
  218. extern volatile uint32 *si_corereg_addr(si_t *sih, uint coreidx, uint regoff);
  219. extern volatile void *si_coreregs(si_t *sih);
  220. extern uint si_wrapperreg(si_t *sih, uint32 offset, uint32 mask, uint32 val);
  221. extern uint si_core_wrapperreg(si_t *sih, uint32 coreidx, uint32 offset, uint32 mask, uint32 val);
  222. extern void *si_wrapperregs(si_t *sih);
  223. extern uint32 si_core_cflags(si_t *sih, uint32 mask, uint32 val);
  224. extern void si_core_cflags_wo(si_t *sih, uint32 mask, uint32 val);
  225. extern uint32 si_core_sflags(si_t *sih, uint32 mask, uint32 val);
  226. extern void si_commit(si_t *sih);
  227. extern bool si_iscoreup(si_t *sih);
  228. extern uint si_numcoreunits(si_t *sih, uint coreid);
  229. extern uint si_numd11coreunits(si_t *sih);
  230. extern uint si_findcoreidx(si_t *sih, uint coreid, uint coreunit);
  231. extern volatile void *si_setcoreidx(si_t *sih, uint coreidx);
  232. extern volatile void *si_setcore(si_t *sih, uint coreid, uint coreunit);
  233. extern uint32 si_oobr_baseaddr(si_t *sih, bool second);
  234. extern volatile void *si_switch_core(si_t *sih, uint coreid, uint *origidx, uint *intr_val);
  235. extern void si_restore_core(si_t *sih, uint coreid, uint intr_val);
  236. extern int si_numaddrspaces(si_t *sih);
  237. extern uint32 si_addrspace(si_t *sih, uint spidx, uint baidx);
  238. extern uint32 si_addrspacesize(si_t *sih, uint spidx, uint baidx);
  239. extern void si_coreaddrspaceX(si_t *sih, uint asidx, uint32 *addr, uint32 *size);
  240. extern int si_corebist(si_t *sih);
  241. extern void si_core_reset(si_t *sih, uint32 bits, uint32 resetbits);
  242. extern void si_core_disable(si_t *sih, uint32 bits);
  243. extern uint32 si_clock_rate(uint32 pll_type, uint32 n, uint32 m);
  244. extern uint si_chip_hostif(si_t *sih);
  245. extern uint32 si_clock(si_t *sih);
  246. extern uint32 si_alp_clock(si_t *sih); /* returns [Hz] units */
  247. extern uint32 si_ilp_clock(si_t *sih); /* returns [Hz] units */
  248. extern void si_pci_setup(si_t *sih, uint coremask);
  249. extern void si_pcmcia_init(si_t *sih);
  250. extern void si_setint(si_t *sih, int siflag);
  251. extern bool si_backplane64(si_t *sih);
  252. extern void si_register_intr_callback(si_t *sih, void *intrsoff_fn, void *intrsrestore_fn,
  253. void *intrsenabled_fn, void *intr_arg);
  254. extern void si_deregister_intr_callback(si_t *sih);
  255. extern void si_clkctl_init(si_t *sih);
  256. extern uint16 si_clkctl_fast_pwrup_delay(si_t *sih);
  257. extern bool si_clkctl_cc(si_t *sih, uint mode);
  258. extern int si_clkctl_xtal(si_t *sih, uint what, bool on);
  259. extern uint32 si_gpiotimerval(si_t *sih, uint32 mask, uint32 val);
  260. extern void si_btcgpiowar(si_t *sih);
  261. extern bool si_deviceremoved(si_t *sih);
  262. extern void si_set_device_removed(si_t *sih, bool status);
  263. extern uint32 si_sysmem_size(si_t *sih);
  264. extern uint32 si_socram_size(si_t *sih);
  265. extern uint32 si_socdevram_size(si_t *sih);
  266. extern uint32 si_socram_srmem_size(si_t *sih);
  267. extern void si_socram_set_bankpda(si_t *sih, uint32 bankidx, uint32 bankpda);
  268. extern void si_socdevram(si_t *sih, bool set, uint8 *ennable, uint8 *protect, uint8 *remap);
  269. extern bool si_socdevram_pkg(si_t *sih);
  270. extern bool si_socdevram_remap_isenb(si_t *sih);
  271. extern uint32 si_socdevram_remap_size(si_t *sih);
  272. extern void si_watchdog(si_t *sih, uint ticks);
  273. extern void si_watchdog_ms(si_t *sih, uint32 ms);
  274. extern uint32 si_watchdog_msticks(void);
  275. extern volatile void *si_gpiosetcore(si_t *sih);
  276. extern uint32 si_gpiocontrol(si_t *sih, uint32 mask, uint32 val, uint8 priority);
  277. extern uint32 si_gpioouten(si_t *sih, uint32 mask, uint32 val, uint8 priority);
  278. extern uint32 si_gpioout(si_t *sih, uint32 mask, uint32 val, uint8 priority);
  279. extern uint32 si_gpioin(si_t *sih);
  280. extern uint32 si_gpiointpolarity(si_t *sih, uint32 mask, uint32 val, uint8 priority);
  281. extern uint32 si_gpiointmask(si_t *sih, uint32 mask, uint32 val, uint8 priority);
  282. extern uint32 si_gpioeventintmask(si_t *sih, uint32 mask, uint32 val, uint8 priority);
  283. extern uint32 si_gpioled(si_t *sih, uint32 mask, uint32 val);
  284. extern uint32 si_gpioreserve(si_t *sih, uint32 gpio_num, uint8 priority);
  285. extern uint32 si_gpiorelease(si_t *sih, uint32 gpio_num, uint8 priority);
  286. extern uint32 si_gpiopull(si_t *sih, bool updown, uint32 mask, uint32 val);
  287. extern uint32 si_gpioevent(si_t *sih, uint regtype, uint32 mask, uint32 val);
  288. extern uint32 si_gpio_int_enable(si_t *sih, bool enable);
  289. extern void si_gci_uart_init(si_t *sih, osl_t *osh, uint8 seci_mode);
  290. extern void si_gci_enable_gpio(si_t *sih, uint8 gpio, uint32 mask, uint32 value);
  291. extern uint8 si_gci_host_wake_gpio_init(si_t *sih);
  292. extern uint8 si_gci_time_sync_gpio_init(si_t *sih);
  293. extern void si_gci_host_wake_gpio_enable(si_t *sih, uint8 gpio, bool state);
  294. extern void si_gci_time_sync_gpio_enable(si_t *sih, uint8 gpio, bool state);
  295. extern void si_invalidate_second_bar0win(si_t *sih);
  296. extern void si_gci_shif_config_wake_pin(si_t *sih, uint8 gpio_n,
  297. uint8 wake_events, bool gci_gpio);
  298. extern void si_shif_int_enable(si_t *sih, uint8 gpio_n, uint8 wake_events, bool enable);
  299. /* GCI interrupt handlers */
  300. extern void si_gci_handler_process(si_t *sih);
  301. extern void si_enable_gpio_wake(si_t *sih, uint8 *wake_mask, uint8 *cur_status, uint8 gci_gpio,
  302. uint32 pmu_cc2_mask, uint32 pmu_cc2_value);
  303. /* GCI GPIO event handlers */
  304. extern void *si_gci_gpioint_handler_register(si_t *sih, uint8 gpio, uint8 sts,
  305. gci_gpio_handler_t cb, void *arg);
  306. extern void si_gci_gpioint_handler_unregister(si_t *sih, void* gci_i);
  307. extern uint8 si_gci_gpio_status(si_t *sih, uint8 gci_gpio, uint8 mask, uint8 value);
  308. extern void si_gci_config_wake_pin(si_t *sih, uint8 gpio_n, uint8 wake_events,
  309. bool gci_gpio);
  310. extern void si_gci_free_wake_pin(si_t *sih, uint8 gpio_n);
  311. /* Wake-on-wireless-LAN (WOWL) */
  312. extern bool si_pci_pmecap(si_t *sih);
  313. extern bool si_pci_fastpmecap(struct osl_info *osh);
  314. extern bool si_pci_pmestat(si_t *sih);
  315. extern void si_pci_pmeclr(si_t *sih);
  316. extern void si_pci_pmeen(si_t *sih);
  317. extern void si_pci_pmestatclr(si_t *sih);
  318. extern uint si_pcie_readreg(void *sih, uint addrtype, uint offset);
  319. extern uint si_pcie_writereg(void *sih, uint addrtype, uint offset, uint val);
  320. extern void si_deepsleep_count(si_t *sih, bool arm_wakeup);
  321. #ifdef BCMSDIO
  322. extern void si_sdio_init(si_t *sih);
  323. #endif // endif
  324. extern uint16 si_d11_devid(si_t *sih);
  325. extern int si_corepciid(si_t *sih, uint func, uint16 *pcivendor, uint16 *pcidevice,
  326. uint8 *pciclass, uint8 *pcisubclass, uint8 *pciprogif, uint8 *pciheader);
  327. extern uint32 si_seci_access(si_t *sih, uint32 val, int access);
  328. extern volatile void* si_seci_init(si_t *sih, uint8 seci_mode);
  329. extern void si_seci_clk_force(si_t *sih, bool val);
  330. extern bool si_seci_clk_force_status(si_t *sih);
  331. #define si_eci(sih) 0
  332. static INLINE void * si_eci_init(si_t *sih) {return NULL;}
  333. #define si_eci_notify_bt(sih, type, val) (0)
  334. #define si_seci(sih) 0
  335. #define si_seci_upd(sih, a) do {} while (0)
  336. static INLINE void * si_gci_init(si_t *sih) {return NULL;}
  337. #define si_seci_down(sih) do {} while (0)
  338. #define si_gci(sih) 0
  339. /* OTP status */
  340. extern bool si_is_otp_disabled(si_t *sih);
  341. extern bool si_is_otp_powered(si_t *sih);
  342. extern void si_otp_power(si_t *sih, bool on, uint32* min_res_mask);
  343. /* SPROM availability */
  344. extern bool si_is_sprom_available(si_t *sih);
  345. /* OTP/SROM CIS stuff */
  346. extern int si_cis_source(si_t *sih);
  347. #define CIS_DEFAULT 0
  348. #define CIS_SROM 1
  349. #define CIS_OTP 2
  350. /* Fab-id information */
  351. #define DEFAULT_FAB 0x0 /**< Original/first fab used for this chip */
  352. #define CSM_FAB7 0x1 /**< CSM Fab7 chip */
  353. #define TSMC_FAB12 0x2 /**< TSMC Fab12/Fab14 chip */
  354. #define SMIC_FAB4 0x3 /**< SMIC Fab4 chip */
  355. extern uint16 si_fabid(si_t *sih);
  356. extern uint16 si_chipid(si_t *sih);
  357. /*
  358. * Build device path. Path size must be >= SI_DEVPATH_BUFSZ.
  359. * The returned path is NULL terminated and has trailing '/'.
  360. * Return 0 on success, nonzero otherwise.
  361. */
  362. extern int si_devpath(si_t *sih, char *path, int size);
  363. extern int si_devpath_pcie(si_t *sih, char *path, int size);
  364. /* Read variable with prepending the devpath to the name */
  365. extern char *si_getdevpathvar(si_t *sih, const char *name);
  366. extern int si_getdevpathintvar(si_t *sih, const char *name);
  367. extern char *si_coded_devpathvar(si_t *sih, char *varname, int var_len, const char *name);
  368. extern uint8 si_pcieclkreq(si_t *sih, uint32 mask, uint32 val);
  369. extern uint32 si_pcielcreg(si_t *sih, uint32 mask, uint32 val);
  370. extern uint8 si_pcieltrenable(si_t *sih, uint32 mask, uint32 val);
  371. extern uint8 si_pcieobffenable(si_t *sih, uint32 mask, uint32 val);
  372. extern uint32 si_pcieltr_reg(si_t *sih, uint32 reg, uint32 mask, uint32 val);
  373. extern uint32 si_pcieltrspacing_reg(si_t *sih, uint32 mask, uint32 val);
  374. extern uint32 si_pcieltrhysteresiscnt_reg(si_t *sih, uint32 mask, uint32 val);
  375. extern void si_pcie_set_error_injection(si_t *sih, uint32 mode);
  376. extern void si_pcie_set_L1substate(si_t *sih, uint32 substate);
  377. extern uint32 si_pcie_get_L1substate(si_t *sih);
  378. extern void si_war42780_clkreq(si_t *sih, bool clkreq);
  379. extern void si_pci_down(si_t *sih);
  380. extern void si_pci_up(si_t *sih);
  381. extern void si_pci_sleep(si_t *sih);
  382. extern void si_pcie_war_ovr_update(si_t *sih, uint8 aspm);
  383. extern void si_pcie_power_save_enable(si_t *sih, bool enable);
  384. extern void si_pcie_extendL1timer(si_t *sih, bool extend);
  385. extern int si_pci_fixcfg(si_t *sih);
  386. extern void si_chippkg_set(si_t *sih, uint);
  387. extern bool si_is_warmboot(void);
  388. extern void si_chipcontrl_restore(si_t *sih, uint32 val);
  389. extern uint32 si_chipcontrl_read(si_t *sih);
  390. extern void si_chipcontrl_srom4360(si_t *sih, bool on);
  391. extern void si_srom_clk_set(si_t *sih); /**< for chips with fast BP clock */
  392. extern void si_btc_enable_chipcontrol(si_t *sih);
  393. extern void si_pmu_avb_clk_set(si_t *sih, osl_t *osh, bool set_flag);
  394. /* === debug routines === */
  395. extern bool si_taclear(si_t *sih, bool details);
  396. #if defined(BCMDBG_PHYDUMP)
  397. struct bcmstrbuf;
  398. extern int si_dump_pcieinfo(si_t *sih, struct bcmstrbuf *b);
  399. extern void si_dump_pmuregs(si_t *sih, struct bcmstrbuf *b);
  400. extern int si_dump_pcieregs(si_t *sih, struct bcmstrbuf *b);
  401. #endif // endif
  402. #if defined(BCMDBG_PHYDUMP)
  403. extern void si_dumpregs(si_t *sih, struct bcmstrbuf *b);
  404. #endif // endif
  405. extern uint32 si_ccreg(si_t *sih, uint32 offset, uint32 mask, uint32 val);
  406. extern uint32 si_pciereg(si_t *sih, uint32 offset, uint32 mask, uint32 val, uint type);
  407. extern int si_bpind_access(si_t *sih, uint32 addr_high, uint32 addr_low,
  408. int32* data, bool read);
  409. #ifdef SR_DEBUG
  410. extern void si_dump_pmu(si_t *sih, void *pmu_var);
  411. extern void si_pmu_keep_on(si_t *sih, int32 int_val);
  412. extern uint32 si_pmu_keep_on_get(si_t *sih);
  413. extern uint32 si_power_island_set(si_t *sih, uint32 int_val);
  414. extern uint32 si_power_island_get(si_t *sih);
  415. #endif /* SR_DEBUG */
  416. extern uint32 si_pcieserdesreg(si_t *sih, uint32 mdioslave, uint32 offset, uint32 mask, uint32 val);
  417. extern void si_pcie_set_request_size(si_t *sih, uint16 size);
  418. extern uint16 si_pcie_get_request_size(si_t *sih);
  419. extern void si_pcie_set_maxpayload_size(si_t *sih, uint16 size);
  420. extern uint16 si_pcie_get_maxpayload_size(si_t *sih);
  421. extern uint16 si_pcie_get_ssid(si_t *sih);
  422. extern uint32 si_pcie_get_bar0(si_t *sih);
  423. extern int si_pcie_configspace_cache(si_t *sih);
  424. extern int si_pcie_configspace_restore(si_t *sih);
  425. extern int si_pcie_configspace_get(si_t *sih, uint8 *buf, uint size);
  426. #ifdef BCM_BACKPLANE_TIMEOUT
  427. extern const si_axi_error_info_t * si_get_axi_errlog_info(si_t *sih);
  428. extern void si_reset_axi_errlog_info(si_t * sih);
  429. #endif /* BCM_BACKPLANE_TIMEOUT */
  430. extern void si_update_backplane_timeouts(si_t *sih, bool enable, uint32 timeout, uint32 cid);
  431. extern uint32 si_tcm_size(si_t *sih);
  432. extern bool si_has_flops(si_t *sih);
  433. extern int si_set_sromctl(si_t *sih, uint32 value);
  434. extern uint32 si_get_sromctl(si_t *sih);
  435. extern uint32 si_gci_direct(si_t *sih, uint offset, uint32 mask, uint32 val);
  436. extern uint32 si_gci_indirect(si_t *sih, uint regidx, uint offset, uint32 mask, uint32 val);
  437. extern uint32 si_gci_output(si_t *sih, uint reg, uint32 mask, uint32 val);
  438. extern uint32 si_gci_input(si_t *sih, uint reg);
  439. extern uint32 si_gci_int_enable(si_t *sih, bool enable);
  440. extern void si_gci_reset(si_t *sih);
  441. #ifdef BCMLTECOEX
  442. extern void si_ercx_init(si_t *sih, uint32 ltecx_mux, uint32 ltecx_padnum,
  443. uint32 ltecx_fnsel, uint32 ltecx_gcigpio);
  444. #endif /* BCMLTECOEX */
  445. extern void si_gci_seci_init(si_t *sih);
  446. extern void si_wci2_init(si_t *sih, uint8 baudrate, uint32 ltecx_mux, uint32 ltecx_padnum,
  447. uint32 ltecx_fnsel, uint32 ltecx_gcigpio, uint32 xtalfreq);
  448. extern bool si_btcx_wci2_init(si_t *sih);
  449. extern void si_gci_set_functionsel(si_t *sih, uint32 pin, uint8 fnsel);
  450. extern uint32 si_gci_get_functionsel(si_t *sih, uint32 pin);
  451. extern void si_gci_clear_functionsel(si_t *sih, uint8 fnsel);
  452. extern uint8 si_gci_get_chipctrlreg_idx(uint32 pin, uint32 *regidx, uint32 *pos);
  453. extern uint32 si_gci_chipcontrol(si_t *sih, uint reg, uint32 mask, uint32 val);
  454. extern uint32 si_gci_chipstatus(si_t *sih, uint reg);
  455. extern uint8 si_enable_device_wake(si_t *sih, uint8 *wake_status, uint8 *cur_status);
  456. extern uint8 si_get_device_wake_opt(si_t *sih);
  457. extern void si_swdenable(si_t *sih, uint32 swdflag);
  458. extern uint8 si_enable_perst_wake(si_t *sih, uint8 *perst_wake_mask, uint8 *perst_cur_status);
  459. extern uint32 si_get_pmu_reg_addr(si_t *sih, uint32 offset);
  460. #define CHIPCTRLREG1 0x1
  461. #define CHIPCTRLREG2 0x2
  462. #define CHIPCTRLREG3 0x3
  463. #define CHIPCTRLREG4 0x4
  464. #define CHIPCTRLREG5 0x5
  465. #define MINRESMASKREG 0x618
  466. #define MAXRESMASKREG 0x61c
  467. #define CHIPCTRLADDR 0x650
  468. #define CHIPCTRLDATA 0x654
  469. #define RSRCTABLEADDR 0x620
  470. #define RSRCUPDWNTIME 0x628
  471. #define PMUREG_RESREQ_MASK 0x68c
  472. void si_update_masks(si_t *sih);
  473. void si_force_islanding(si_t *sih, bool enable);
  474. extern uint32 si_pmu_res_req_timer_clr(si_t *sih);
  475. extern void si_pmu_rfldo(si_t *sih, bool on);
  476. extern uint32 si_pcie_set_ctrlreg(si_t *sih, uint32 sperst_mask, uint32 spert_val);
  477. extern void si_pcie_ltr_war(si_t *sih);
  478. extern void si_pcie_hw_LTR_war(si_t *sih);
  479. extern void si_pcie_hw_L1SS_war(si_t *sih);
  480. extern void si_pciedev_crwlpciegen2(si_t *sih);
  481. extern void si_pcie_prep_D3(si_t *sih, bool enter_D3);
  482. extern void si_pciedev_reg_pm_clk_period(si_t *sih);
  483. extern void si_d11rsdb_core1_alt_reg_clk_dis(si_t *sih);
  484. extern void si_d11rsdb_core1_alt_reg_clk_en(si_t *sih);
  485. extern void si_pcie_disable_oobselltr(si_t *sih);
  486. extern uint32 si_raw_reg(si_t *sih, uint32 reg, uint32 val, uint32 wrire_req);
  487. #ifdef WLRSDB
  488. extern void si_d11rsdb_core_disable(si_t *sih, uint32 bits);
  489. extern void si_d11rsdb_core_reset(si_t *sih, uint32 bits, uint32 resetbits);
  490. extern void set_secondary_d11_core(si_t *sih, volatile void **secmap, volatile void **secwrap);
  491. #endif // endif
  492. /* Macro to enable clock gating changes in different cores */
  493. #define MEM_CLK_GATE_BIT 5
  494. #define GCI_CLK_GATE_BIT 18
  495. #define USBAPP_CLK_BIT 0
  496. #define PCIE_CLK_BIT 3
  497. #define ARMCR4_DBG_CLK_BIT 4
  498. #define SAMPLE_SYNC_CLK_BIT 17
  499. #define PCIE_TL_CLK_BIT 18
  500. #define HQ_REQ_BIT 24
  501. #define PLL_DIV2_BIT_START 9
  502. #define PLL_DIV2_MASK (0x37 << PLL_DIV2_BIT_START)
  503. #define PLL_DIV2_DIS_OP (0x37 << PLL_DIV2_BIT_START)
  504. #define pmu_corereg(si, cc_idx, member, mask, val) \
  505. (AOB_ENAB(si) ? \
  506. si_pmu_corereg(si, si_findcoreidx(si, PMU_CORE_ID, 0), \
  507. OFFSETOF(pmuregs_t, member), mask, val): \
  508. si_pmu_corereg(si, cc_idx, OFFSETOF(chipcregs_t, member), mask, val))
  509. /* Used only for the regs present in the pmu core and not present in the old cc core */
  510. #define PMU_REG_NEW(si, member, mask, val) \
  511. si_corereg(si, si_findcoreidx(si, PMU_CORE_ID, 0), \
  512. OFFSETOF(pmuregs_t, member), mask, val)
  513. #define PMU_REG(si, member, mask, val) \
  514. (AOB_ENAB(si) ? \
  515. si_corereg(si, si_findcoreidx(si, PMU_CORE_ID, 0), \
  516. OFFSETOF(pmuregs_t, member), mask, val): \
  517. si_corereg(si, SI_CC_IDX, OFFSETOF(chipcregs_t, member), mask, val))
  518. /* Used only for the regs present in the pmu core and not present in the old cc core */
  519. #define PMU_REG_NEW(si, member, mask, val) \
  520. si_corereg(si, si_findcoreidx(si, PMU_CORE_ID, 0), \
  521. OFFSETOF(pmuregs_t, member), mask, val)
  522. #define GCI_REG(si, offset, mask, val) \
  523. (AOB_ENAB(si) ? \
  524. si_corereg(si, si_findcoreidx(si, GCI_CORE_ID, 0), \
  525. offset, mask, val): \
  526. si_corereg(si, SI_CC_IDX, offset, mask, val))
  527. /* Used only for the regs present in the gci core and not present in the old cc core */
  528. #define GCI_REG_NEW(si, member, mask, val) \
  529. si_corereg(si, si_findcoreidx(si, GCI_CORE_ID, 0), \
  530. OFFSETOF(gciregs_t, member), mask, val)
  531. #define LHL_REG(si, member, mask, val) \
  532. si_corereg(si, si_findcoreidx(si, GCI_CORE_ID, 0), \
  533. OFFSETOF(gciregs_t, member), mask, val)
  534. #define CHIPC_REG(si, member, mask, val) \
  535. si_corereg(si, SI_CC_IDX, OFFSETOF(chipcregs_t, member), mask, val)
  536. /* GCI Macros */
  537. #define ALLONES_32 0xFFFFFFFF
  538. #define GCI_CCTL_SECIRST_OFFSET 0 /**< SeciReset */
  539. #define GCI_CCTL_RSTSL_OFFSET 1 /**< ResetSeciLogic */
  540. #define GCI_CCTL_SECIEN_OFFSET 2 /**< EnableSeci */
  541. #define GCI_CCTL_FSL_OFFSET 3 /**< ForceSeciOutLow */
  542. #define GCI_CCTL_SMODE_OFFSET 4 /**< SeciOpMode, 6:4 */
  543. #define GCI_CCTL_US_OFFSET 7 /**< UpdateSeci */
  544. #define GCI_CCTL_BRKONSLP_OFFSET 8 /**< BreakOnSleep */
  545. #define GCI_CCTL_SILOWTOUT_OFFSET 9 /**< SeciInLowTimeout, 10:9 */
  546. #define GCI_CCTL_RSTOCC_OFFSET 11 /**< ResetOffChipCoex */
  547. #define GCI_CCTL_ARESEND_OFFSET 12 /**< AutoBTSigResend */
  548. #define GCI_CCTL_FGCR_OFFSET 16 /**< ForceGciClkReq */
  549. #define GCI_CCTL_FHCRO_OFFSET 17 /**< ForceHWClockReqOff */
  550. #define GCI_CCTL_FREGCLK_OFFSET 18 /**< ForceRegClk */
  551. #define GCI_CCTL_FSECICLK_OFFSET 19 /**< ForceSeciClk */
  552. #define GCI_CCTL_FGCA_OFFSET 20 /**< ForceGciClkAvail */
  553. #define GCI_CCTL_FGCAV_OFFSET 21 /**< ForceGciClkAvailValue */
  554. #define GCI_CCTL_SCS_OFFSET 24 /**< SeciClkStretch, 31:24 */
  555. #define GCI_CCTL_SCS 25 /* SeciClkStretch */
  556. #define GCI_MODE_UART 0x0
  557. #define GCI_MODE_SECI 0x1
  558. #define GCI_MODE_BTSIG 0x2
  559. #define GCI_MODE_GPIO 0x3
  560. #define GCI_MODE_MASK 0x7
  561. #define GCI_CCTL_LOWTOUT_DIS 0x0
  562. #define GCI_CCTL_LOWTOUT_10BIT 0x1
  563. #define GCI_CCTL_LOWTOUT_20BIT 0x2
  564. #define GCI_CCTL_LOWTOUT_30BIT 0x3
  565. #define GCI_CCTL_LOWTOUT_MASK 0x3
  566. #define GCI_CCTL_SCS_DEF 0x19
  567. #define GCI_CCTL_SCS_MASK 0xFF
  568. #define GCI_SECIIN_MODE_OFFSET 0
  569. #define GCI_SECIIN_GCIGPIO_OFFSET 4
  570. #define GCI_SECIIN_RXID2IP_OFFSET 8
  571. #define GCI_SECIIN_MODE_MASK 0x7
  572. #define GCI_SECIIN_GCIGPIO_MASK 0xF
  573. #define GCI_SECIOUT_MODE_OFFSET 0
  574. #define GCI_SECIOUT_GCIGPIO_OFFSET 4
  575. #define GCI_SECIOUT_LOOPBACK_OFFSET 8
  576. #define GCI_SECIOUT_SECIINRELATED_OFFSET 16
  577. #define GCI_SECIOUT_MODE_MASK 0x7
  578. #define GCI_SECIOUT_GCIGPIO_MASK 0xF
  579. #define GCI_SECIOUT_SECIINRELATED_MASK 0x1
  580. #define GCI_SECIOUT_SECIINRELATED 0x1
  581. #define GCI_SECIAUX_RXENABLE_OFFSET 0
  582. #define GCI_SECIFIFO_RXENABLE_OFFSET 16
  583. #define GCI_SECITX_ENABLE_OFFSET 0
  584. #define GCI_GPIOCTL_INEN_OFFSET 0
  585. #define GCI_GPIOCTL_OUTEN_OFFSET 1
  586. #define GCI_GPIOCTL_PDN_OFFSET 4
  587. #define GCI_GPIOIDX_OFFSET 16
  588. #define GCI_LTECX_SECI_ID 0 /**< SECI port for LTECX */
  589. #define GCI_LTECX_TXCONF_EN_OFFSET 2
  590. #define GCI_LTECX_PRISEL_EN_OFFSET 3
  591. /* To access per GCI bit registers */
  592. #define GCI_REG_WIDTH 32
  593. /* number of event summary bits */
  594. #define GCI_EVENT_NUM_BITS 32
  595. /* gci event bits per core */
  596. #define GCI_EVENT_BITS_PER_CORE 4
  597. #define GCI_EVENT_HWBIT_1 1
  598. #define GCI_EVENT_HWBIT_2 2
  599. #define GCI_EVENT_SWBIT_1 3
  600. #define GCI_EVENT_SWBIT_2 4
  601. #define GCI_MBDATA_TOWLAN_POS 96
  602. #define GCI_MBACK_TOWLAN_POS 104
  603. #define GCI_WAKE_TOWLAN_PO 112
  604. #define GCI_SWREADY_POS 120
  605. /* GCI bit positions */
  606. /* GCI [127:000] = WLAN [127:0] */
  607. #define GCI_WLAN_IP_ID 0
  608. #define GCI_WLAN_BEGIN 0
  609. #define GCI_WLAN_PRIO_POS (GCI_WLAN_BEGIN + 4)
  610. #define GCI_WLAN_PERST_POS (GCI_WLAN_BEGIN + 15)
  611. /* GCI [255:128] = BT [127:0] */
  612. #define GCI_BT_IP_ID 1
  613. #define GCI_BT_BEGIN 128
  614. #define GCI_BT_MBDATA_TOWLAN_POS (GCI_BT_BEGIN + GCI_MBDATA_TOWLAN_POS)
  615. #define GCI_BT_MBACK_TOWLAN_POS (GCI_BT_BEGIN + GCI_MBACK_TOWLAN_POS)
  616. #define GCI_BT_WAKE_TOWLAN_POS (GCI_BT_BEGIN + GCI_WAKE_TOWLAN_PO)
  617. #define GCI_BT_SWREADY_POS (GCI_BT_BEGIN + GCI_SWREADY_POS)
  618. /* GCI [639:512] = LTE [127:0] */
  619. #define GCI_LTE_IP_ID 4
  620. #define GCI_LTE_BEGIN 512
  621. #define GCI_LTE_FRAMESYNC_POS (GCI_LTE_BEGIN + 0)
  622. #define GCI_LTE_RX_POS (GCI_LTE_BEGIN + 1)
  623. #define GCI_LTE_TX_POS (GCI_LTE_BEGIN + 2)
  624. #define GCI_LTE_WCI2TYPE_POS (GCI_LTE_BEGIN + 48)
  625. #define GCI_LTE_WCI2TYPE_MASK 7
  626. #define GCI_LTE_AUXRXDVALID_POS (GCI_LTE_BEGIN + 56)
  627. /* Reg Index corresponding to ECI bit no x of ECI space */
  628. #define GCI_REGIDX(x) ((x)/GCI_REG_WIDTH)
  629. /* Bit offset of ECI bit no x in 32-bit words */
  630. #define GCI_BITOFFSET(x) ((x)%GCI_REG_WIDTH)
  631. /* BT SMEM Control Register 0 */
  632. #define GCI_BT_SMEM_CTRL0_SUBCORE_ENABLE_PKILL (1 << 28)
  633. /* End - GCI Macros */
  634. #define AXI_OOB 0x7
  635. extern void si_pll_sr_reinit(si_t *sih);
  636. extern void si_pll_closeloop(si_t *sih);
  637. void si_config_4364_d11_oob(si_t *sih, uint coreid);
  638. extern void si_gci_set_femctrl(si_t *sih, osl_t *osh, bool set);
  639. extern void si_gci_set_femctrl_mask_ant01(si_t *sih, osl_t *osh, bool set);
  640. extern uint si_num_slaveports(si_t *sih, uint coreid);
  641. extern uint32 si_get_slaveport_addr(si_t *sih, uint spidx, uint baidx,
  642. uint core_id, uint coreunit);
  643. extern uint32 si_get_d11_slaveport_addr(si_t *sih, uint spidx,
  644. uint baidx, uint coreunit);
  645. uint si_introff(si_t *sih);
  646. void si_intrrestore(si_t *sih, uint intr_val);
  647. void si_nvram_res_masks(si_t *sih, uint32 *min_mask, uint32 *max_mask);
  648. extern uint32 si_xtalfreq(si_t *sih);
  649. extern uint8 si_getspurmode(si_t *sih);
  650. extern uint32 si_get_openloop_dco_code(si_t *sih);
  651. extern void si_set_openloop_dco_code(si_t *sih, uint32 openloop_dco_code);
  652. extern uint32 si_wrapper_dump_buf_size(si_t *sih);
  653. extern uint32 si_wrapper_dump_binary(si_t *sih, uchar *p);
  654. extern uint32 si_wrapper_dump_last_timeout(si_t *sih, uint32 *error, uint32 *core, uint32 *ba,
  655. uchar *p);
  656. /* SR Power Control */
  657. extern uint32 si_srpwr_request(si_t *sih, uint32 mask, uint32 val);
  658. extern uint32 si_srpwr_stat_spinwait(si_t *sih, uint32 mask, uint32 val);
  659. extern uint32 si_srpwr_stat(si_t *sih);
  660. extern uint32 si_srpwr_domain(si_t *sih);
  661. extern uint32 si_srpwr_domain_all_mask(si_t *sih);
  662. /* SR Power Control */
  663. /* No capabilities bit so using chipid for now */
  664. #define SRPWR_CAP(sih) (BCM4347_CHIP(sih->chip) || BCM4369_CHIP(sih->chip))
  665. #ifdef BCMSRPWR
  666. extern bool _bcmsrpwr;
  667. #if defined(ROM_ENAB_RUNTIME_CHECK) || !defined(DONGLEBUILD)
  668. #define SRPWR_ENAB() (_bcmsrpwr)
  669. #elif defined(BCMSRPWR_DISABLED)
  670. #define SRPWR_ENAB() (0)
  671. #else
  672. #define SRPWR_ENAB() (1)
  673. #endif
  674. #else
  675. #define SRPWR_ENAB() (0)
  676. #endif /* BCMSRPWR */
  677. /*
  678. * Multi-BackPlane architecture. Each can power up/down independently.
  679. * Common backplane: shared between BT and WL
  680. * ChipC, PCIe, GCI, PMU, SRs
  681. * HW powers up as needed
  682. * WL BackPlane (WLBP):
  683. * ARM, TCM, Main, Aux
  684. * Host needs to power up
  685. */
  686. #ifdef CHIPS_CUSTOMER_HW6
  687. #define MULTIBP_CAP(sih) (BCM4368_CHIP(sih->chip) || BCM4378_CHIP(sih->chip) || \
  688. BCM4387_CHIP(sih->chip))
  689. #else /* !CHIPS_CUSTOMER_HW6 */
  690. #define MULTIBP_CAP(sih) (FALSE)
  691. #endif /* CHIPS_CUSTOMER_HW6 */
  692. #define MULTIBP_ENAB(sih) ((sih) && (sih)->_multibp_enable)
  693. uint32 si_enum_base(uint devid);
  694. extern uint8 si_lhl_ps_mode(si_t *sih);
  695. #ifdef UART_TRAP_DBG
  696. void ai_dump_APB_Bridge_registers(si_t *sih);
  697. #endif /* UART_TRAP_DBG */
  698. void si_clrirq_idx(si_t *sih, uint core_idx);
  699. /* return if scan core is present */
  700. bool si_scan_core_present(si_t *sih);
  701. #endif /* _siutils_h_ */