mx53evk.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <asm/arch/imx-regs.h>
  8. #include <asm/arch/sys_proto.h>
  9. #include <asm/arch/crm_regs.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/iomux-mx53.h>
  12. #include <linux/errno.h>
  13. #include <asm/mach-imx/boot_mode.h>
  14. #include <netdev.h>
  15. #include <i2c.h>
  16. #include <mmc.h>
  17. #include <fsl_esdhc.h>
  18. #include <power/pmic.h>
  19. #include <fsl_pmic.h>
  20. #include <asm/gpio.h>
  21. #include <mc13892.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. int dram_init(void)
  24. {
  25. /* dram_init must store complete ramsize in gd->ram_size */
  26. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  27. PHYS_SDRAM_1_SIZE);
  28. return 0;
  29. }
  30. #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  31. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  32. static void setup_iomux_uart(void)
  33. {
  34. static const iomux_v3_cfg_t uart_pads[] = {
  35. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
  36. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
  37. };
  38. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  39. }
  40. #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
  41. PAD_CTL_HYS | PAD_CTL_ODE)
  42. static void setup_i2c(unsigned int port_number)
  43. {
  44. static const iomux_v3_cfg_t i2c1_pads[] = {
  45. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
  46. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
  47. };
  48. static const iomux_v3_cfg_t i2c2_pads[] = {
  49. NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__I2C2_SDA, I2C_PAD_CTRL),
  50. NEW_PAD_CTRL(MX53_PAD_KEY_COL3__I2C2_SCL, I2C_PAD_CTRL),
  51. };
  52. switch (port_number) {
  53. case 0:
  54. imx_iomux_v3_setup_multiple_pads(i2c1_pads,
  55. ARRAY_SIZE(i2c1_pads));
  56. break;
  57. case 1:
  58. imx_iomux_v3_setup_multiple_pads(i2c2_pads,
  59. ARRAY_SIZE(i2c2_pads));
  60. break;
  61. default:
  62. printf("Warning: Wrong I2C port number\n");
  63. break;
  64. }
  65. }
  66. void power_init(void)
  67. {
  68. unsigned int val;
  69. struct pmic *p;
  70. int ret;
  71. ret = pmic_init(I2C_0);
  72. if (ret)
  73. return;
  74. p = pmic_get("FSL_PMIC");
  75. if (!p)
  76. return;
  77. /* Set VDDA to 1.25V */
  78. pmic_reg_read(p, REG_SW_2, &val);
  79. val &= ~SWX_OUT_MASK;
  80. val |= SWX_OUT_1_25;
  81. pmic_reg_write(p, REG_SW_2, val);
  82. /*
  83. * Need increase VCC and VDDA to 1.3V
  84. * according to MX53 IC TO2 datasheet.
  85. */
  86. if (is_soc_rev(CHIP_REV_2_0) == 0) {
  87. /* Set VCC to 1.3V for TO2 */
  88. pmic_reg_read(p, REG_SW_1, &val);
  89. val &= ~SWX_OUT_MASK;
  90. val |= SWX_OUT_1_30;
  91. pmic_reg_write(p, REG_SW_1, val);
  92. /* Set VDDA to 1.3V for TO2 */
  93. pmic_reg_read(p, REG_SW_2, &val);
  94. val &= ~SWX_OUT_MASK;
  95. val |= SWX_OUT_1_30;
  96. pmic_reg_write(p, REG_SW_2, val);
  97. }
  98. }
  99. static void setup_iomux_fec(void)
  100. {
  101. static const iomux_v3_cfg_t fec_pads[] = {
  102. NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
  103. PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
  104. NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
  105. NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
  106. PAD_CTL_HYS | PAD_CTL_PKE),
  107. NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
  108. PAD_CTL_HYS | PAD_CTL_PKE),
  109. NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
  110. NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
  111. NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
  112. NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
  113. PAD_CTL_HYS | PAD_CTL_PKE),
  114. NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
  115. PAD_CTL_HYS | PAD_CTL_PKE),
  116. NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
  117. PAD_CTL_HYS | PAD_CTL_PKE),
  118. };
  119. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  120. }
  121. #ifdef CONFIG_FSL_ESDHC
  122. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  123. {MMC_SDHC1_BASE_ADDR},
  124. {MMC_SDHC3_BASE_ADDR},
  125. };
  126. int board_mmc_getcd(struct mmc *mmc)
  127. {
  128. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  129. int ret;
  130. imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
  131. gpio_direction_input(IMX_GPIO_NR(3, 11));
  132. imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
  133. gpio_direction_input(IMX_GPIO_NR(3, 13));
  134. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  135. ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
  136. else
  137. ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
  138. return ret;
  139. }
  140. #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  141. PAD_CTL_PUS_100K_UP)
  142. #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
  143. PAD_CTL_DSE_HIGH)
  144. int board_mmc_init(bd_t *bis)
  145. {
  146. static const iomux_v3_cfg_t sd1_pads[] = {
  147. NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
  148. NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
  149. NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
  150. NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
  151. NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
  152. NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
  153. MX53_PAD_EIM_DA13__GPIO3_13,
  154. };
  155. static const iomux_v3_cfg_t sd2_pads[] = {
  156. NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
  157. SD_CMD_PAD_CTRL),
  158. NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
  159. NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
  160. NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
  161. NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
  162. NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
  163. NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
  164. NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
  165. NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
  166. NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
  167. MX53_PAD_EIM_DA11__GPIO3_11,
  168. };
  169. u32 index;
  170. int ret;
  171. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  172. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  173. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  174. switch (index) {
  175. case 0:
  176. imx_iomux_v3_setup_multiple_pads(sd1_pads,
  177. ARRAY_SIZE(sd1_pads));
  178. break;
  179. case 1:
  180. imx_iomux_v3_setup_multiple_pads(sd2_pads,
  181. ARRAY_SIZE(sd2_pads));
  182. break;
  183. default:
  184. printf("Warning: you configured more ESDHC controller"
  185. "(%d) as supported by the board(2)\n",
  186. CONFIG_SYS_FSL_ESDHC_NUM);
  187. return -EINVAL;
  188. }
  189. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  190. if (ret)
  191. return ret;
  192. }
  193. return 0;
  194. }
  195. #endif
  196. int board_early_init_f(void)
  197. {
  198. setup_iomux_uart();
  199. setup_iomux_fec();
  200. return 0;
  201. }
  202. int board_init(void)
  203. {
  204. /* address of boot parameters */
  205. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  206. return 0;
  207. }
  208. #ifdef CONFIG_CMD_BMODE
  209. static const struct boot_mode board_boot_modes[] = {
  210. /* 4 bit bus width */
  211. {"mmc0", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
  212. {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
  213. {NULL, 0},
  214. };
  215. #endif
  216. int board_late_init(void)
  217. {
  218. setup_i2c(1);
  219. power_init();
  220. #ifdef CONFIG_CMD_BMODE
  221. add_board_boot_modes(board_boot_modes);
  222. #endif
  223. return 0;
  224. }
  225. int checkboard(void)
  226. {
  227. puts("Board: MX53EVK\n");
  228. return 0;
  229. }