mx7dsabresd.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015 Freescale Semiconductor, Inc.
  4. */
  5. #include <asm/arch/clock.h>
  6. #include <asm/arch/imx-regs.h>
  7. #include <asm/arch/mx7-pins.h>
  8. #include <asm/arch/sys_proto.h>
  9. #include <asm/gpio.h>
  10. #include <asm/mach-imx/iomux-v3.h>
  11. #include <asm/io.h>
  12. #include <linux/sizes.h>
  13. #include <common.h>
  14. #include <fsl_esdhc.h>
  15. #include <mmc.h>
  16. #include <miiphy.h>
  17. #include <netdev.h>
  18. #include <power/pmic.h>
  19. #include <power/pfuze3000_pmic.h>
  20. #include "../common/pfuze.h"
  21. #include <i2c.h>
  22. #include <asm/mach-imx/mxc_i2c.h>
  23. #include <asm/arch/crm_regs.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #define UART_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | \
  26. PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
  27. #define ENET_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
  28. #define ENET_PAD_CTRL_MII (PAD_CTL_DSE_3P3V_32OHM)
  29. #define ENET_RX_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
  30. #define LCD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
  31. PAD_CTL_DSE_3P3V_49OHM)
  32. #define QSPI_PAD_CTRL \
  33. (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUE | PAD_CTL_PUS_PU47KOHM)
  34. #define NAND_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_SLOW | PAD_CTL_HYS)
  35. #define SPI_PAD_CTRL \
  36. (PAD_CTL_HYS | PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_FAST)
  37. #define NAND_PAD_READY0_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUS_PU5KOHM)
  38. #ifdef CONFIG_MXC_SPI
  39. static iomux_v3_cfg_t const ecspi3_pads[] = {
  40. MX7D_PAD_SAI2_RX_DATA__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  41. MX7D_PAD_SAI2_TX_SYNC__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  42. MX7D_PAD_SAI2_TX_BCLK__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  43. MX7D_PAD_SAI2_TX_DATA__GPIO6_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
  44. };
  45. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  46. {
  47. return (bus == 2 && cs == 0) ? (IMX_GPIO_NR(6, 22)) : -1;
  48. }
  49. static void setup_spi(void)
  50. {
  51. imx_iomux_v3_setup_multiple_pads(ecspi3_pads, ARRAY_SIZE(ecspi3_pads));
  52. }
  53. #endif
  54. int dram_init(void)
  55. {
  56. gd->ram_size = PHYS_SDRAM_SIZE;
  57. return 0;
  58. }
  59. static iomux_v3_cfg_t const wdog_pads[] = {
  60. MX7D_PAD_GPIO1_IO00__WDOG1_WDOG_B | MUX_PAD_CTRL(NO_PAD_CTRL),
  61. };
  62. static iomux_v3_cfg_t const uart1_pads[] = {
  63. MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  64. MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  65. };
  66. #ifdef CONFIG_NAND_MXS
  67. static iomux_v3_cfg_t const gpmi_pads[] = {
  68. MX7D_PAD_SD3_DATA0__NAND_DATA00 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  69. MX7D_PAD_SD3_DATA1__NAND_DATA01 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  70. MX7D_PAD_SD3_DATA2__NAND_DATA02 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  71. MX7D_PAD_SD3_DATA3__NAND_DATA03 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  72. MX7D_PAD_SD3_DATA4__NAND_DATA04 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  73. MX7D_PAD_SD3_DATA5__NAND_DATA05 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  74. MX7D_PAD_SD3_DATA6__NAND_DATA06 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  75. MX7D_PAD_SD3_DATA7__NAND_DATA07 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  76. MX7D_PAD_SD3_CLK__NAND_CLE | MUX_PAD_CTRL(NAND_PAD_CTRL),
  77. MX7D_PAD_SD3_CMD__NAND_ALE | MUX_PAD_CTRL(NAND_PAD_CTRL),
  78. MX7D_PAD_SD3_STROBE__NAND_RE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  79. MX7D_PAD_SD3_RESET_B__NAND_WE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  80. MX7D_PAD_SAI1_MCLK__NAND_WP_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  81. MX7D_PAD_SAI1_RX_BCLK__NAND_CE3_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  82. MX7D_PAD_SAI1_RX_SYNC__NAND_CE2_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  83. MX7D_PAD_SAI1_RX_DATA__NAND_CE1_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  84. MX7D_PAD_SAI1_TX_BCLK__NAND_CE0_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  85. MX7D_PAD_SAI1_TX_SYNC__NAND_DQS | MUX_PAD_CTRL(NAND_PAD_CTRL),
  86. MX7D_PAD_SAI1_TX_DATA__NAND_READY_B | MUX_PAD_CTRL(NAND_PAD_READY0_CTRL),
  87. };
  88. static void setup_gpmi_nand(void)
  89. {
  90. imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
  91. /* NAND_USDHC_BUS_CLK is set in rom */
  92. set_clk_nand();
  93. }
  94. #endif
  95. #ifdef CONFIG_VIDEO_MXS
  96. static iomux_v3_cfg_t const lcd_pads[] = {
  97. MX7D_PAD_LCD_CLK__LCD_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
  98. MX7D_PAD_LCD_ENABLE__LCD_ENABLE | MUX_PAD_CTRL(LCD_PAD_CTRL),
  99. MX7D_PAD_LCD_HSYNC__LCD_HSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
  100. MX7D_PAD_LCD_VSYNC__LCD_VSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
  101. MX7D_PAD_LCD_DATA00__LCD_DATA0 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  102. MX7D_PAD_LCD_DATA01__LCD_DATA1 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  103. MX7D_PAD_LCD_DATA02__LCD_DATA2 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  104. MX7D_PAD_LCD_DATA03__LCD_DATA3 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  105. MX7D_PAD_LCD_DATA04__LCD_DATA4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  106. MX7D_PAD_LCD_DATA05__LCD_DATA5 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  107. MX7D_PAD_LCD_DATA06__LCD_DATA6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  108. MX7D_PAD_LCD_DATA07__LCD_DATA7 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  109. MX7D_PAD_LCD_DATA08__LCD_DATA8 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  110. MX7D_PAD_LCD_DATA09__LCD_DATA9 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  111. MX7D_PAD_LCD_DATA10__LCD_DATA10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  112. MX7D_PAD_LCD_DATA11__LCD_DATA11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  113. MX7D_PAD_LCD_DATA12__LCD_DATA12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  114. MX7D_PAD_LCD_DATA13__LCD_DATA13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  115. MX7D_PAD_LCD_DATA14__LCD_DATA14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  116. MX7D_PAD_LCD_DATA15__LCD_DATA15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  117. MX7D_PAD_LCD_DATA16__LCD_DATA16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  118. MX7D_PAD_LCD_DATA17__LCD_DATA17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  119. MX7D_PAD_LCD_DATA18__LCD_DATA18 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  120. MX7D_PAD_LCD_DATA19__LCD_DATA19 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  121. MX7D_PAD_LCD_DATA20__LCD_DATA20 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  122. MX7D_PAD_LCD_DATA21__LCD_DATA21 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  123. MX7D_PAD_LCD_DATA22__LCD_DATA22 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  124. MX7D_PAD_LCD_DATA23__LCD_DATA23 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  125. MX7D_PAD_LCD_RESET__GPIO3_IO4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
  126. };
  127. static iomux_v3_cfg_t const pwm_pads[] = {
  128. /* Use GPIO for Brightness adjustment, duty cycle = period */
  129. MX7D_PAD_GPIO1_IO01__GPIO1_IO1 | MUX_PAD_CTRL(NO_PAD_CTRL),
  130. };
  131. static int setup_lcd(void)
  132. {
  133. imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
  134. imx_iomux_v3_setup_multiple_pads(pwm_pads, ARRAY_SIZE(pwm_pads));
  135. /* Reset LCD */
  136. gpio_request(IMX_GPIO_NR(3, 4), "lcd reset");
  137. gpio_direction_output(IMX_GPIO_NR(3, 4) , 0);
  138. udelay(500);
  139. gpio_direction_output(IMX_GPIO_NR(3, 4) , 1);
  140. /* Set Brightness to high */
  141. gpio_request(IMX_GPIO_NR(1, 1), "lcd backlight");
  142. gpio_direction_output(IMX_GPIO_NR(1, 1) , 1);
  143. return 0;
  144. }
  145. #endif
  146. #ifdef CONFIG_FEC_MXC
  147. static iomux_v3_cfg_t const fec1_pads[] = {
  148. MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  149. MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  150. MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  151. MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  152. MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  153. MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  154. MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  155. MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  156. MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  157. MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  158. MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  159. MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  160. MX7D_PAD_GPIO1_IO10__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
  161. MX7D_PAD_GPIO1_IO11__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
  162. };
  163. static void setup_iomux_fec(void)
  164. {
  165. imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
  166. }
  167. #endif
  168. static void setup_iomux_uart(void)
  169. {
  170. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  171. }
  172. int board_mmc_get_env_dev(int devno)
  173. {
  174. if (devno == 2)
  175. devno--;
  176. return devno;
  177. }
  178. int mmc_map_to_kernel_blk(int dev_no)
  179. {
  180. if (dev_no == 1)
  181. dev_no++;
  182. return dev_no;
  183. }
  184. #ifdef CONFIG_FEC_MXC
  185. int board_eth_init(bd_t *bis)
  186. {
  187. int ret;
  188. unsigned int gpio;
  189. ret = gpio_lookup_name("gpio_spi@0_5", NULL, NULL, &gpio);
  190. if (ret) {
  191. printf("GPIO: 'gpio_spi@0_5' not found\n");
  192. return -ENODEV;
  193. }
  194. ret = gpio_request(gpio, "fec_rst");
  195. if (ret && ret != -EBUSY) {
  196. printf("gpio: requesting pin %u failed\n", gpio);
  197. return ret;
  198. }
  199. gpio_direction_output(gpio, 0);
  200. udelay(500);
  201. gpio_direction_output(gpio, 1);
  202. setup_iomux_fec();
  203. ret = fecmxc_initialize_multi(bis, 0,
  204. CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
  205. if (ret)
  206. printf("FEC1 MXC: %s:failed\n", __func__);
  207. return ret;
  208. }
  209. static int setup_fec(void)
  210. {
  211. struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
  212. = (struct iomuxc_gpr_base_regs *) IOMUXC_GPR_BASE_ADDR;
  213. /* Use 125M anatop REF_CLK1 for ENET1, clear gpr1[13], gpr1[17]*/
  214. clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
  215. (IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK |
  216. IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK), 0);
  217. return set_clk_enet(ENET_125MHZ);
  218. }
  219. int board_phy_config(struct phy_device *phydev)
  220. {
  221. /* enable rgmii rxc skew and phy mode select to RGMII copper */
  222. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x21);
  223. phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x7ea8);
  224. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x2f);
  225. phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x71b7);
  226. if (phydev->drv->config)
  227. phydev->drv->config(phydev);
  228. return 0;
  229. }
  230. #endif
  231. #ifdef CONFIG_FSL_QSPI
  232. static iomux_v3_cfg_t const quadspi_pads[] = {
  233. MX7D_PAD_EPDC_DATA00__QSPI_A_DATA0 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
  234. MX7D_PAD_EPDC_DATA01__QSPI_A_DATA1 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
  235. MX7D_PAD_EPDC_DATA02__QSPI_A_DATA2 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
  236. MX7D_PAD_EPDC_DATA03__QSPI_A_DATA3 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
  237. MX7D_PAD_EPDC_DATA05__QSPI_A_SCLK | MUX_PAD_CTRL(QSPI_PAD_CTRL),
  238. MX7D_PAD_EPDC_DATA06__QSPI_A_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL),
  239. };
  240. int board_qspi_init(void)
  241. {
  242. /* Set the iomux */
  243. imx_iomux_v3_setup_multiple_pads(quadspi_pads,
  244. ARRAY_SIZE(quadspi_pads));
  245. /* Set the clock */
  246. set_clk_qspi();
  247. return 0;
  248. }
  249. #endif
  250. int board_early_init_f(void)
  251. {
  252. setup_iomux_uart();
  253. return 0;
  254. }
  255. int board_init(void)
  256. {
  257. /* address of boot parameters */
  258. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  259. #ifdef CONFIG_FEC_MXC
  260. setup_fec();
  261. #endif
  262. #ifdef CONFIG_NAND_MXS
  263. setup_gpmi_nand();
  264. #endif
  265. #ifdef CONFIG_VIDEO_MXS
  266. setup_lcd();
  267. #endif
  268. #ifdef CONFIG_FSL_QSPI
  269. board_qspi_init();
  270. #endif
  271. #ifdef CONFIG_MXC_SPI
  272. setup_spi();
  273. #endif
  274. return 0;
  275. }
  276. #ifdef CONFIG_DM_PMIC
  277. int power_init_board(void)
  278. {
  279. struct udevice *dev;
  280. int ret, dev_id, rev_id;
  281. ret = pmic_get("pfuze3000", &dev);
  282. if (ret == -ENODEV)
  283. return 0;
  284. if (ret != 0)
  285. return ret;
  286. dev_id = pmic_reg_read(dev, PFUZE3000_DEVICEID);
  287. rev_id = pmic_reg_read(dev, PFUZE3000_REVID);
  288. printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
  289. pmic_clrsetbits(dev, PFUZE3000_LDOGCTL, 0, 1);
  290. /*
  291. * Set the voltage of VLDO4 output to 2.8V which feeds
  292. * the MIPI DSI and MIPI CSI inputs.
  293. */
  294. pmic_clrsetbits(dev, PFUZE3000_VLD4CTL, 0xF, 0xA);
  295. return 0;
  296. }
  297. #endif
  298. int board_late_init(void)
  299. {
  300. struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
  301. imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
  302. set_wdog_reset(wdog);
  303. /*
  304. * Do not assert internal WDOG_RESET_B_DEB(controlled by bit 4),
  305. * since we use PMIC_PWRON to reset the board.
  306. */
  307. clrsetbits_le16(&wdog->wcr, 0, 0x10);
  308. return 0;
  309. }
  310. int checkboard(void)
  311. {
  312. char *mode;
  313. if (IS_ENABLED(CONFIG_ARMV7_BOOT_SEC_DEFAULT))
  314. mode = "secure";
  315. else
  316. mode = "non-secure";
  317. printf("Board: i.MX7D SABRESD in %s mode\n", mode);
  318. return 0;
  319. }