tlb.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  4. *
  5. * (C) Copyright 2000
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. */
  8. #include <common.h>
  9. #include <asm/mmu.h>
  10. struct fsl_e_tlb_entry tlb_table[] = {
  11. /* TLB 0 - for temp stack in cache */
  12. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  13. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  18. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  19. 0, 0, BOOKE_PAGESZ_4K, 0),
  20. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  21. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  22. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  23. 0, 0, BOOKE_PAGESZ_4K, 0),
  24. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  25. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  26. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  27. 0, 0, BOOKE_PAGESZ_4K, 0),
  28. /* TLB 1 */
  29. /* *I*** - Covers boot page */
  30. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  31. /*
  32. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  33. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  34. */
  35. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  36. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  37. 0, 0, BOOKE_PAGESZ_1M, 1),
  38. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  39. /*
  40. * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
  41. * space is at 0xfff00000, it covered the 0xfffff000.
  42. */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
  44. CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
  45. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  46. 0, 0, BOOKE_PAGESZ_1M, 1),
  47. #else
  48. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  49. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  50. 0, 0, BOOKE_PAGESZ_4K, 1),
  51. #endif
  52. /* *I*G* - CCSRBAR */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 1, BOOKE_PAGESZ_16M, 1),
  56. /* *I*G* - Flash, localbus */
  57. /* This will be changed to *I*G* after relocation to RAM. */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  59. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  60. 0, 2, BOOKE_PAGESZ_256M, 1),
  61. #ifndef CONFIG_SPL_BUILD
  62. /* *I*G* - PCI */
  63. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  64. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 3, BOOKE_PAGESZ_1G, 1),
  66. /* *I*G* - PCI */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
  68. CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
  69. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  70. 0, 4, BOOKE_PAGESZ_256M, 1),
  71. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
  72. CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
  73. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  74. 0, 5, BOOKE_PAGESZ_256M, 1),
  75. /* *I*G* - PCI I/O */
  76. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  77. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  78. 0, 6, BOOKE_PAGESZ_256K, 1),
  79. /* Bman/Qman */
  80. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  81. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  82. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  83. 0, 9, BOOKE_PAGESZ_16M, 1),
  84. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
  85. CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
  86. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  87. 0, 10, BOOKE_PAGESZ_16M, 1),
  88. #endif
  89. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  90. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  91. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  92. 0, 11, BOOKE_PAGESZ_16M, 1),
  93. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
  94. CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
  95. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  96. 0, 12, BOOKE_PAGESZ_16M, 1),
  97. #endif
  98. #endif
  99. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  100. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  101. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  102. 0, 13, BOOKE_PAGESZ_32M, 1),
  103. #endif
  104. #ifdef CONFIG_SYS_NAND_BASE
  105. /*
  106. * *I*G - NAND
  107. * entry 14 and 15 has been used hard coded, they will be disabled
  108. * in cpu_init_f, so we use entry 16 for nand.
  109. */
  110. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  111. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  112. 0, 16, BOOKE_PAGESZ_64K, 1),
  113. #endif
  114. #ifdef QIXIS_BASE_PHYS
  115. SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS,
  116. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  117. 0, 17, BOOKE_PAGESZ_4K, 1),
  118. #endif
  119. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  120. /*
  121. * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
  122. * fetching ucode and ENV from master
  123. */
  124. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
  125. CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
  126. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  127. 0, 18, BOOKE_PAGESZ_1M, 1),
  128. #endif
  129. #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
  130. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  131. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
  132. 0, 19, BOOKE_PAGESZ_2G, 1)
  133. #endif
  134. };
  135. int num_tlb_entries = ARRAY_SIZE(tlb_table);