ddr.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2008 Extreme Engineering Solutions, Inc.
  4. * Copyright 2008 Freescale Semiconductor, Inc.
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <fsl_ddr_dimm_params.h>
  10. void get_spd(ddr2_spd_eeprom_t *spd, u8 i2c_address)
  11. {
  12. i2c_read(i2c_address, SPD_EEPROM_OFFSET, 2, (uchar *)spd,
  13. sizeof(ddr2_spd_eeprom_t));
  14. }
  15. /*
  16. * There are four board-specific SDRAM timing parameters which must be
  17. * calculated based on the particular PCB artwork. These are:
  18. * 1.) CPO (Read Capture Delay)
  19. * - TIMING_CFG_2 register
  20. * Source: Calculation based on board trace lengths and
  21. * chip-specific internal delays.
  22. * 2.) WR_DATA_DELAY (Write Command to Data Strobe Delay)
  23. * - TIMING_CFG_2 register
  24. * Source: Calculation based on board trace lengths.
  25. * Unless clock and DQ lanes are very different
  26. * lengths (>2"), this should be set to the nominal value
  27. * of 1/2 clock delay.
  28. * 3.) CLK_ADJUST (Clock and Addr/Cmd alignment control)
  29. * - DDR_SDRAM_CLK_CNTL register
  30. * Source: Signal Integrity Simulations
  31. * 4.) 2T Timing on Addr/Ctl
  32. * - TIMING_CFG_2 register
  33. * Source: Signal Integrity Simulations
  34. * Usually only needed with heavy load/very high speed (>DDR2-800)
  35. *
  36. * ====== XPedite5370 DDR2-600 read delay calculations ======
  37. *
  38. * See Freescale's App Note AN2583 as refrence. This document also
  39. * contains the chip-specific delays for 8548E, 8572, etc.
  40. *
  41. * For MPC8572E
  42. * Minimum chip delay (Ch 0): 1.372ns
  43. * Maximum chip delay (Ch 0): 2.914ns
  44. * Minimum chip delay (Ch 1): 1.220ns
  45. * Maximum chip delay (Ch 1): 2.595ns
  46. *
  47. * CLK adjust = 5 (from simulations) = 5/8* 3.33ns = 2080ps
  48. *
  49. * Minimum delay calc (Ch 0):
  50. * clock prop - dram skew + min dqs prop delay + clk_adjust + min chip dly
  51. * 2.3" * 180 - 400ps + 1.9" * 180 + 2080ps + 1372ps
  52. * = 3808ps
  53. * = 3.808ns
  54. *
  55. * Maximum delay calc (Ch 0):
  56. * clock prop + dram skew + max dqs prop delay + clk_adjust + max chip dly
  57. * 2.3" * 180 + 400ps + 2.4" * 180 + 2080ps + 2914ps
  58. * = 6240ps
  59. * = 6.240ns
  60. *
  61. * Minimum delay calc (Ch 1):
  62. * clock prop - dram skew + min dqs prop delay + clk_adjust + min chip dly
  63. * 1.46" * 180- 400ps + 0.7" * 180 + 2080ps + 1220ps
  64. * = 3288ps
  65. * = 3.288ns
  66. *
  67. * Maximum delay calc (Ch 1):
  68. * clock prop + dram skew + max dqs prop delay + clk_adjust + min chip dly
  69. * 1.46" * 180+ 400ps + 1.1" * 180 + 2080ps + 2595ps
  70. * = 5536ps
  71. * = 5.536ns
  72. *
  73. * Ch.0: 3.808ns to 6.240ns additional delay needed (pick 5ns as target)
  74. * This is 1.5 clock cycles, pick CPO = READ_LAT + 3/2 (0x8)
  75. * Ch.1: 3.288ns to 5.536ns additional delay needed (pick 4.4ns as target)
  76. * This is 1.32 clock cycles, pick CPO = READ_LAT + 5/4 (0x7)
  77. *
  78. *
  79. * ====== XPedite5370 DDR2-800 read delay calculations ======
  80. *
  81. * See Freescale's App Note AN2583 as refrence. This document also
  82. * contains the chip-specific delays for 8548E, 8572, etc.
  83. *
  84. * For MPC8572E
  85. * Minimum chip delay (Ch 0): 1.372ns
  86. * Maximum chip delay (Ch 0): 2.914ns
  87. * Minimum chip delay (Ch 1): 1.220ns
  88. * Maximum chip delay (Ch 1): 2.595ns
  89. *
  90. * CLK adjust = 5 (from simulations) = 5/8* 2.5ns = 1563ps
  91. *
  92. * Minimum delay calc (Ch 0):
  93. * clock prop - dram skew + min dqs prop delay + clk_adjust + min chip dly
  94. * 2.3" * 180 - 350ps + 1.9" * 180 + 1563ps + 1372ps
  95. * = 3341ps
  96. * = 3.341ns
  97. *
  98. * Maximum delay calc (Ch 0):
  99. * clock prop + dram skew + max dqs prop delay + clk_adjust + max chip dly
  100. * 2.3" * 180 + 350ps + 2.4" * 180 + 1563ps + 2914ps
  101. * = 5673ps
  102. * = 5.673ns
  103. *
  104. * Minimum delay calc (Ch 1):
  105. * clock prop - dram skew + min dqs prop delay + clk_adjust + min chip dly
  106. * 1.46" * 180- 350ps + 0.7" * 180 + 1563ps + 1220ps
  107. * = 2822ps
  108. * = 2.822ns
  109. *
  110. * Maximum delay calc (Ch 1):
  111. * clock prop + dram skew + max dqs prop delay + clk_adjust + min chip dly
  112. * 1.46" * 180+ 350ps + 1.1" * 180 + 1563ps + 2595ps
  113. * = 4968ps
  114. * = 4.968ns
  115. *
  116. * Ch.0: 3.341ns to 5.673ns additional delay needed (pick 4.5ns as target)
  117. * This is 1.8 clock cycles, pick CPO = READ_LAT + 7/4 (0x9)
  118. * Ch.1: 2.822ns to 4.968ns additional delay needed (pick 3.9ns as target)
  119. * This is 1.56 clock cycles, pick CPO = READ_LAT + 3/2 (0x8)
  120. *
  121. * Write latency (WR_DATA_DELAY) is calculated by doing the following:
  122. *
  123. * The DDR SDRAM specification requires DQS be received no sooner than
  124. * 75% of an SDRAM clock period—and no later than 125% of a clock
  125. * period—from the capturing clock edge of the command/address at the
  126. * SDRAM.
  127. *
  128. * Based on the above tracelengths, the following are calculated:
  129. * Ch. 0 8572 to DRAM propagation (DQ lanes) : 1.9" * 180 = 0.342ns
  130. * Ch. 0 8572 to DRAM propagation (CLKs) : 2.3" * 180 = 0.414ns
  131. * Ch. 1 8572 to DRAM propagation (DQ lanes) : 0.7" * 180 = 0.126ns
  132. * Ch. 1 8572 to DRAM propagation (CLKs ) : 1.47" * 180 = 0.264ns
  133. *
  134. * Difference in arrival time CLK vs. DQS:
  135. * Ch. 0 0.072ns
  136. * Ch. 1 0.138ns
  137. *
  138. * Both of these values are much less than 25% of the clock
  139. * period at DDR2-600 or DDR2-800, so no additional delay is needed over
  140. * the 1/2 cycle which normally aligns the first DQS transition
  141. * exactly WL (CAS latency minus one cycle) after the CAS strobe.
  142. * See Figure 9-53 in MPC8572E manual: "1/2 delay" in Freescale's
  143. * terminology corresponds to exactly one clock period delay after
  144. * the CAS strobe. (due to the fact that the "delay" is referenced
  145. * from the *falling* edge of the CLK, just after the rising edge
  146. * which the CAS strobe is latched on.
  147. */
  148. typedef struct board_memctl_options {
  149. uint16_t datarate_mhz_low;
  150. uint16_t datarate_mhz_high;
  151. uint8_t clk_adjust;
  152. uint8_t cpo_override;
  153. uint8_t write_data_delay;
  154. } board_memctl_options_t;
  155. static struct board_memctl_options bopts_ctrl[][2] = {
  156. {
  157. /* Controller 0 */
  158. {
  159. /* DDR2 600/667 */
  160. .datarate_mhz_low = 500,
  161. .datarate_mhz_high = 750,
  162. .clk_adjust = 5,
  163. .cpo_override = 8,
  164. .write_data_delay = 2,
  165. },
  166. {
  167. /* DDR2 800 */
  168. .datarate_mhz_low = 750,
  169. .datarate_mhz_high = 850,
  170. .clk_adjust = 5,
  171. .cpo_override = 9,
  172. .write_data_delay = 2,
  173. },
  174. },
  175. {
  176. /* Controller 1 */
  177. {
  178. /* DDR2 600/667 */
  179. .datarate_mhz_low = 500,
  180. .datarate_mhz_high = 750,
  181. .clk_adjust = 5,
  182. .cpo_override = 7,
  183. .write_data_delay = 2,
  184. },
  185. {
  186. /* DDR2 800 */
  187. .datarate_mhz_low = 750,
  188. .datarate_mhz_high = 850,
  189. .clk_adjust = 5,
  190. .cpo_override = 8,
  191. .write_data_delay = 2,
  192. },
  193. },
  194. };
  195. void fsl_ddr_board_options(memctl_options_t *popts,
  196. dimm_params_t *pdimm,
  197. unsigned int ctrl_num)
  198. {
  199. struct board_memctl_options *bopts = bopts_ctrl[ctrl_num];
  200. sys_info_t sysinfo;
  201. int i;
  202. unsigned int datarate;
  203. get_sys_info(&sysinfo);
  204. datarate = sysinfo.freq_ddrbus / 1000 / 1000;
  205. for (i = 0; i < ARRAY_SIZE(bopts_ctrl[ctrl_num]); i++) {
  206. if ((bopts[i].datarate_mhz_low <= datarate) &&
  207. (bopts[i].datarate_mhz_high >= datarate)) {
  208. debug("controller %d:\n", ctrl_num);
  209. debug(" clk_adjust = %d\n", bopts[i].clk_adjust);
  210. debug(" cpo = %d\n", bopts[i].cpo_override);
  211. debug(" write_data_delay = %d\n",
  212. bopts[i].write_data_delay);
  213. popts->clk_adjust = bopts[i].clk_adjust;
  214. popts->cpo_override = bopts[i].cpo_override;
  215. popts->write_data_delay = bopts[i].write_data_delay;
  216. }
  217. }
  218. /*
  219. * Factors to consider for half-strength driver enable:
  220. * - number of DIMMs installed
  221. */
  222. popts->half_strength_driver_enable = 0;
  223. }