sys_mikasa.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * linux/arch/alpha/kernel/sys_mikasa.c
  4. *
  5. * Copyright (C) 1995 David A Rusling
  6. * Copyright (C) 1996 Jay A Estabrook
  7. * Copyright (C) 1998, 1999 Richard Henderson
  8. *
  9. * Code supporting the MIKASA (AlphaServer 1000).
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/mm.h>
  14. #include <linux/sched.h>
  15. #include <linux/pci.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/mce.h>
  20. #include <asm/dma.h>
  21. #include <asm/irq.h>
  22. #include <asm/mmu_context.h>
  23. #include <asm/io.h>
  24. #include <asm/pgtable.h>
  25. #include <asm/core_apecs.h>
  26. #include <asm/core_cia.h>
  27. #include <asm/tlbflush.h>
  28. #include "proto.h"
  29. #include "irq_impl.h"
  30. #include "pci_impl.h"
  31. #include "machvec_impl.h"
  32. /* Note mask bit is true for ENABLED irqs. */
  33. static int cached_irq_mask;
  34. static inline void
  35. mikasa_update_irq_hw(int mask)
  36. {
  37. outw(mask, 0x536);
  38. }
  39. static inline void
  40. mikasa_enable_irq(struct irq_data *d)
  41. {
  42. mikasa_update_irq_hw(cached_irq_mask |= 1 << (d->irq - 16));
  43. }
  44. static void
  45. mikasa_disable_irq(struct irq_data *d)
  46. {
  47. mikasa_update_irq_hw(cached_irq_mask &= ~(1 << (d->irq - 16)));
  48. }
  49. static struct irq_chip mikasa_irq_type = {
  50. .name = "MIKASA",
  51. .irq_unmask = mikasa_enable_irq,
  52. .irq_mask = mikasa_disable_irq,
  53. .irq_mask_ack = mikasa_disable_irq,
  54. };
  55. static void
  56. mikasa_device_interrupt(unsigned long vector)
  57. {
  58. unsigned long pld;
  59. unsigned int i;
  60. /* Read the interrupt summary registers */
  61. pld = (((~inw(0x534) & 0x0000ffffUL) << 16)
  62. | (((unsigned long) inb(0xa0)) << 8)
  63. | inb(0x20));
  64. /*
  65. * Now for every possible bit set, work through them and call
  66. * the appropriate interrupt handler.
  67. */
  68. while (pld) {
  69. i = ffz(~pld);
  70. pld &= pld - 1; /* clear least bit set */
  71. if (i < 16) {
  72. isa_device_interrupt(vector);
  73. } else {
  74. handle_irq(i);
  75. }
  76. }
  77. }
  78. static void __init
  79. mikasa_init_irq(void)
  80. {
  81. long i;
  82. if (alpha_using_srm)
  83. alpha_mv.device_interrupt = srm_device_interrupt;
  84. mikasa_update_irq_hw(0);
  85. for (i = 16; i < 32; ++i) {
  86. irq_set_chip_and_handler(i, &mikasa_irq_type,
  87. handle_level_irq);
  88. irq_set_status_flags(i, IRQ_LEVEL);
  89. }
  90. init_i8259a_irqs();
  91. common_init_isa_dma();
  92. }
  93. /*
  94. * PCI Fixup configuration.
  95. *
  96. * Summary @ 0x536:
  97. * Bit Meaning
  98. * 0 Interrupt Line A from slot 0
  99. * 1 Interrupt Line B from slot 0
  100. * 2 Interrupt Line C from slot 0
  101. * 3 Interrupt Line D from slot 0
  102. * 4 Interrupt Line A from slot 1
  103. * 5 Interrupt line B from slot 1
  104. * 6 Interrupt Line C from slot 1
  105. * 7 Interrupt Line D from slot 1
  106. * 8 Interrupt Line A from slot 2
  107. * 9 Interrupt Line B from slot 2
  108. *10 Interrupt Line C from slot 2
  109. *11 Interrupt Line D from slot 2
  110. *12 NCR 810 SCSI
  111. *13 Power Supply Fail
  112. *14 Temperature Warn
  113. *15 Reserved
  114. *
  115. * The device to slot mapping looks like:
  116. *
  117. * Slot Device
  118. * 6 NCR SCSI controller
  119. * 7 Intel PCI-EISA bridge chip
  120. * 11 PCI on board slot 0
  121. * 12 PCI on board slot 1
  122. * 13 PCI on board slot 2
  123. *
  124. *
  125. * This two layered interrupt approach means that we allocate IRQ 16 and
  126. * above for PCI interrupts. The IRQ relates to which bit the interrupt
  127. * comes in on. This makes interrupt processing much easier.
  128. */
  129. static int
  130. mikasa_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  131. {
  132. static char irq_tab[8][5] = {
  133. /*INT INTA INTB INTC INTD */
  134. {16+12, 16+12, 16+12, 16+12, 16+12}, /* IdSel 17, SCSI */
  135. { -1, -1, -1, -1, -1}, /* IdSel 18, PCEB */
  136. { -1, -1, -1, -1, -1}, /* IdSel 19, ???? */
  137. { -1, -1, -1, -1, -1}, /* IdSel 20, ???? */
  138. { -1, -1, -1, -1, -1}, /* IdSel 21, ???? */
  139. { 16+0, 16+0, 16+1, 16+2, 16+3}, /* IdSel 22, slot 0 */
  140. { 16+4, 16+4, 16+5, 16+6, 16+7}, /* IdSel 23, slot 1 */
  141. { 16+8, 16+8, 16+9, 16+10, 16+11}, /* IdSel 24, slot 2 */
  142. };
  143. const long min_idsel = 6, max_idsel = 13, irqs_per_slot = 5;
  144. return COMMON_TABLE_LOOKUP;
  145. }
  146. #if defined(CONFIG_ALPHA_GENERIC) || !defined(CONFIG_ALPHA_PRIMO)
  147. static void
  148. mikasa_apecs_machine_check(unsigned long vector, unsigned long la_ptr)
  149. {
  150. #define MCHK_NO_DEVSEL 0x205U
  151. #define MCHK_NO_TABT 0x204U
  152. struct el_common *mchk_header;
  153. unsigned int code;
  154. mchk_header = (struct el_common *)la_ptr;
  155. /* Clear the error before any reporting. */
  156. mb();
  157. mb(); /* magic */
  158. draina();
  159. apecs_pci_clr_err();
  160. wrmces(0x7);
  161. mb();
  162. code = mchk_header->code;
  163. process_mcheck_info(vector, la_ptr, "MIKASA APECS",
  164. (mcheck_expected(0)
  165. && (code == MCHK_NO_DEVSEL
  166. || code == MCHK_NO_TABT)));
  167. }
  168. #endif
  169. /*
  170. * The System Vector
  171. */
  172. #if defined(CONFIG_ALPHA_GENERIC) || !defined(CONFIG_ALPHA_PRIMO)
  173. struct alpha_machine_vector mikasa_mv __initmv = {
  174. .vector_name = "Mikasa",
  175. DO_EV4_MMU,
  176. DO_DEFAULT_RTC,
  177. DO_APECS_IO,
  178. .machine_check = mikasa_apecs_machine_check,
  179. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  180. .min_io_address = DEFAULT_IO_BASE,
  181. .min_mem_address = APECS_AND_LCA_DEFAULT_MEM_BASE,
  182. .nr_irqs = 32,
  183. .device_interrupt = mikasa_device_interrupt,
  184. .init_arch = apecs_init_arch,
  185. .init_irq = mikasa_init_irq,
  186. .init_rtc = common_init_rtc,
  187. .init_pci = common_init_pci,
  188. .pci_map_irq = mikasa_map_irq,
  189. .pci_swizzle = common_swizzle,
  190. };
  191. ALIAS_MV(mikasa)
  192. #endif
  193. #if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_PRIMO)
  194. struct alpha_machine_vector mikasa_primo_mv __initmv = {
  195. .vector_name = "Mikasa-Primo",
  196. DO_EV5_MMU,
  197. DO_DEFAULT_RTC,
  198. DO_CIA_IO,
  199. .machine_check = cia_machine_check,
  200. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  201. .min_io_address = DEFAULT_IO_BASE,
  202. .min_mem_address = CIA_DEFAULT_MEM_BASE,
  203. .nr_irqs = 32,
  204. .device_interrupt = mikasa_device_interrupt,
  205. .init_arch = cia_init_arch,
  206. .init_irq = mikasa_init_irq,
  207. .init_rtc = common_init_rtc,
  208. .init_pci = cia_init_pci,
  209. .kill_arch = cia_kill_arch,
  210. .pci_map_irq = mikasa_map_irq,
  211. .pci_swizzle = common_swizzle,
  212. };
  213. ALIAS_MV(mikasa_primo)
  214. #endif