cast5-avx-x86_64-asm_64.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /*
  2. * Cast5 Cipher 16-way parallel algorithm (AVX/x86_64)
  3. *
  4. * Copyright (C) 2012 Johannes Goetzfried
  5. * <Johannes.Goetzfried@informatik.stud.uni-erlangen.de>
  6. *
  7. * Copyright © 2012 Jussi Kivilinna <jussi.kivilinna@mbnet.fi>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  22. * USA
  23. *
  24. */
  25. #include <linux/linkage.h>
  26. #include <asm/frame.h>
  27. .file "cast5-avx-x86_64-asm_64.S"
  28. .extern cast_s1
  29. .extern cast_s2
  30. .extern cast_s3
  31. .extern cast_s4
  32. /* structure of crypto context */
  33. #define km 0
  34. #define kr (16*4)
  35. #define rr ((16*4)+16)
  36. /* s-boxes */
  37. #define s1 cast_s1
  38. #define s2 cast_s2
  39. #define s3 cast_s3
  40. #define s4 cast_s4
  41. /**********************************************************************
  42. 16-way AVX cast5
  43. **********************************************************************/
  44. #define CTX %r15
  45. #define RL1 %xmm0
  46. #define RR1 %xmm1
  47. #define RL2 %xmm2
  48. #define RR2 %xmm3
  49. #define RL3 %xmm4
  50. #define RR3 %xmm5
  51. #define RL4 %xmm6
  52. #define RR4 %xmm7
  53. #define RX %xmm8
  54. #define RKM %xmm9
  55. #define RKR %xmm10
  56. #define RKRF %xmm11
  57. #define RKRR %xmm12
  58. #define R32 %xmm13
  59. #define R1ST %xmm14
  60. #define RTMP %xmm15
  61. #define RID1 %rdi
  62. #define RID1d %edi
  63. #define RID2 %rsi
  64. #define RID2d %esi
  65. #define RGI1 %rdx
  66. #define RGI1bl %dl
  67. #define RGI1bh %dh
  68. #define RGI2 %rcx
  69. #define RGI2bl %cl
  70. #define RGI2bh %ch
  71. #define RGI3 %rax
  72. #define RGI3bl %al
  73. #define RGI3bh %ah
  74. #define RGI4 %rbx
  75. #define RGI4bl %bl
  76. #define RGI4bh %bh
  77. #define RFS1 %r8
  78. #define RFS1d %r8d
  79. #define RFS2 %r9
  80. #define RFS2d %r9d
  81. #define RFS3 %r10
  82. #define RFS3d %r10d
  83. #define lookup_32bit(src, dst, op1, op2, op3, interleave_op, il_reg) \
  84. movzbl src ## bh, RID1d; \
  85. movzbl src ## bl, RID2d; \
  86. shrq $16, src; \
  87. movl s1(, RID1, 4), dst ## d; \
  88. op1 s2(, RID2, 4), dst ## d; \
  89. movzbl src ## bh, RID1d; \
  90. movzbl src ## bl, RID2d; \
  91. interleave_op(il_reg); \
  92. op2 s3(, RID1, 4), dst ## d; \
  93. op3 s4(, RID2, 4), dst ## d;
  94. #define dummy(d) /* do nothing */
  95. #define shr_next(reg) \
  96. shrq $16, reg;
  97. #define F_head(a, x, gi1, gi2, op0) \
  98. op0 a, RKM, x; \
  99. vpslld RKRF, x, RTMP; \
  100. vpsrld RKRR, x, x; \
  101. vpor RTMP, x, x; \
  102. \
  103. vmovq x, gi1; \
  104. vpextrq $1, x, gi2;
  105. #define F_tail(a, x, gi1, gi2, op1, op2, op3) \
  106. lookup_32bit(##gi1, RFS1, op1, op2, op3, shr_next, ##gi1); \
  107. lookup_32bit(##gi2, RFS3, op1, op2, op3, shr_next, ##gi2); \
  108. \
  109. lookup_32bit(##gi1, RFS2, op1, op2, op3, dummy, none); \
  110. shlq $32, RFS2; \
  111. orq RFS1, RFS2; \
  112. lookup_32bit(##gi2, RFS1, op1, op2, op3, dummy, none); \
  113. shlq $32, RFS1; \
  114. orq RFS1, RFS3; \
  115. \
  116. vmovq RFS2, x; \
  117. vpinsrq $1, RFS3, x, x;
  118. #define F_2(a1, b1, a2, b2, op0, op1, op2, op3) \
  119. F_head(b1, RX, RGI1, RGI2, op0); \
  120. F_head(b2, RX, RGI3, RGI4, op0); \
  121. \
  122. F_tail(b1, RX, RGI1, RGI2, op1, op2, op3); \
  123. F_tail(b2, RTMP, RGI3, RGI4, op1, op2, op3); \
  124. \
  125. vpxor a1, RX, a1; \
  126. vpxor a2, RTMP, a2;
  127. #define F1_2(a1, b1, a2, b2) \
  128. F_2(a1, b1, a2, b2, vpaddd, xorl, subl, addl)
  129. #define F2_2(a1, b1, a2, b2) \
  130. F_2(a1, b1, a2, b2, vpxor, subl, addl, xorl)
  131. #define F3_2(a1, b1, a2, b2) \
  132. F_2(a1, b1, a2, b2, vpsubd, addl, xorl, subl)
  133. #define subround(a1, b1, a2, b2, f) \
  134. F ## f ## _2(a1, b1, a2, b2);
  135. #define round(l, r, n, f) \
  136. vbroadcastss (km+(4*n))(CTX), RKM; \
  137. vpand R1ST, RKR, RKRF; \
  138. vpsubq RKRF, R32, RKRR; \
  139. vpsrldq $1, RKR, RKR; \
  140. subround(l ## 1, r ## 1, l ## 2, r ## 2, f); \
  141. subround(l ## 3, r ## 3, l ## 4, r ## 4, f);
  142. #define enc_preload_rkr() \
  143. vbroadcastss .L16_mask, RKR; \
  144. /* add 16-bit rotation to key rotations (mod 32) */ \
  145. vpxor kr(CTX), RKR, RKR;
  146. #define dec_preload_rkr() \
  147. vbroadcastss .L16_mask, RKR; \
  148. /* add 16-bit rotation to key rotations (mod 32) */ \
  149. vpxor kr(CTX), RKR, RKR; \
  150. vpshufb .Lbswap128_mask, RKR, RKR;
  151. #define transpose_2x4(x0, x1, t0, t1) \
  152. vpunpckldq x1, x0, t0; \
  153. vpunpckhdq x1, x0, t1; \
  154. \
  155. vpunpcklqdq t1, t0, x0; \
  156. vpunpckhqdq t1, t0, x1;
  157. #define inpack_blocks(x0, x1, t0, t1, rmask) \
  158. vpshufb rmask, x0, x0; \
  159. vpshufb rmask, x1, x1; \
  160. \
  161. transpose_2x4(x0, x1, t0, t1)
  162. #define outunpack_blocks(x0, x1, t0, t1, rmask) \
  163. transpose_2x4(x0, x1, t0, t1) \
  164. \
  165. vpshufb rmask, x0, x0; \
  166. vpshufb rmask, x1, x1;
  167. .section .rodata.cst16.bswap_mask, "aM", @progbits, 16
  168. .align 16
  169. .Lbswap_mask:
  170. .byte 3, 2, 1, 0, 7, 6, 5, 4, 11, 10, 9, 8, 15, 14, 13, 12
  171. .section .rodata.cst16.bswap128_mask, "aM", @progbits, 16
  172. .align 16
  173. .Lbswap128_mask:
  174. .byte 15, 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0
  175. .section .rodata.cst16.bswap_iv_mask, "aM", @progbits, 16
  176. .align 16
  177. .Lbswap_iv_mask:
  178. .byte 7, 6, 5, 4, 3, 2, 1, 0, 7, 6, 5, 4, 3, 2, 1, 0
  179. .section .rodata.cst4.16_mask, "aM", @progbits, 4
  180. .align 4
  181. .L16_mask:
  182. .byte 16, 16, 16, 16
  183. .section .rodata.cst4.32_mask, "aM", @progbits, 4
  184. .align 4
  185. .L32_mask:
  186. .byte 32, 0, 0, 0
  187. .section .rodata.cst4.first_mask, "aM", @progbits, 4
  188. .align 4
  189. .Lfirst_mask:
  190. .byte 0x1f, 0, 0, 0
  191. .text
  192. .align 16
  193. __cast5_enc_blk16:
  194. /* input:
  195. * %rdi: ctx
  196. * RL1: blocks 1 and 2
  197. * RR1: blocks 3 and 4
  198. * RL2: blocks 5 and 6
  199. * RR2: blocks 7 and 8
  200. * RL3: blocks 9 and 10
  201. * RR3: blocks 11 and 12
  202. * RL4: blocks 13 and 14
  203. * RR4: blocks 15 and 16
  204. * output:
  205. * RL1: encrypted blocks 1 and 2
  206. * RR1: encrypted blocks 3 and 4
  207. * RL2: encrypted blocks 5 and 6
  208. * RR2: encrypted blocks 7 and 8
  209. * RL3: encrypted blocks 9 and 10
  210. * RR3: encrypted blocks 11 and 12
  211. * RL4: encrypted blocks 13 and 14
  212. * RR4: encrypted blocks 15 and 16
  213. */
  214. pushq %r15;
  215. pushq %rbx;
  216. movq %rdi, CTX;
  217. vmovdqa .Lbswap_mask, RKM;
  218. vmovd .Lfirst_mask, R1ST;
  219. vmovd .L32_mask, R32;
  220. enc_preload_rkr();
  221. inpack_blocks(RL1, RR1, RTMP, RX, RKM);
  222. inpack_blocks(RL2, RR2, RTMP, RX, RKM);
  223. inpack_blocks(RL3, RR3, RTMP, RX, RKM);
  224. inpack_blocks(RL4, RR4, RTMP, RX, RKM);
  225. round(RL, RR, 0, 1);
  226. round(RR, RL, 1, 2);
  227. round(RL, RR, 2, 3);
  228. round(RR, RL, 3, 1);
  229. round(RL, RR, 4, 2);
  230. round(RR, RL, 5, 3);
  231. round(RL, RR, 6, 1);
  232. round(RR, RL, 7, 2);
  233. round(RL, RR, 8, 3);
  234. round(RR, RL, 9, 1);
  235. round(RL, RR, 10, 2);
  236. round(RR, RL, 11, 3);
  237. movzbl rr(CTX), %eax;
  238. testl %eax, %eax;
  239. jnz .L__skip_enc;
  240. round(RL, RR, 12, 1);
  241. round(RR, RL, 13, 2);
  242. round(RL, RR, 14, 3);
  243. round(RR, RL, 15, 1);
  244. .L__skip_enc:
  245. popq %rbx;
  246. popq %r15;
  247. vmovdqa .Lbswap_mask, RKM;
  248. outunpack_blocks(RR1, RL1, RTMP, RX, RKM);
  249. outunpack_blocks(RR2, RL2, RTMP, RX, RKM);
  250. outunpack_blocks(RR3, RL3, RTMP, RX, RKM);
  251. outunpack_blocks(RR4, RL4, RTMP, RX, RKM);
  252. ret;
  253. ENDPROC(__cast5_enc_blk16)
  254. .align 16
  255. __cast5_dec_blk16:
  256. /* input:
  257. * %rdi: ctx
  258. * RL1: encrypted blocks 1 and 2
  259. * RR1: encrypted blocks 3 and 4
  260. * RL2: encrypted blocks 5 and 6
  261. * RR2: encrypted blocks 7 and 8
  262. * RL3: encrypted blocks 9 and 10
  263. * RR3: encrypted blocks 11 and 12
  264. * RL4: encrypted blocks 13 and 14
  265. * RR4: encrypted blocks 15 and 16
  266. * output:
  267. * RL1: decrypted blocks 1 and 2
  268. * RR1: decrypted blocks 3 and 4
  269. * RL2: decrypted blocks 5 and 6
  270. * RR2: decrypted blocks 7 and 8
  271. * RL3: decrypted blocks 9 and 10
  272. * RR3: decrypted blocks 11 and 12
  273. * RL4: decrypted blocks 13 and 14
  274. * RR4: decrypted blocks 15 and 16
  275. */
  276. pushq %r15;
  277. pushq %rbx;
  278. movq %rdi, CTX;
  279. vmovdqa .Lbswap_mask, RKM;
  280. vmovd .Lfirst_mask, R1ST;
  281. vmovd .L32_mask, R32;
  282. dec_preload_rkr();
  283. inpack_blocks(RL1, RR1, RTMP, RX, RKM);
  284. inpack_blocks(RL2, RR2, RTMP, RX, RKM);
  285. inpack_blocks(RL3, RR3, RTMP, RX, RKM);
  286. inpack_blocks(RL4, RR4, RTMP, RX, RKM);
  287. movzbl rr(CTX), %eax;
  288. testl %eax, %eax;
  289. jnz .L__skip_dec;
  290. round(RL, RR, 15, 1);
  291. round(RR, RL, 14, 3);
  292. round(RL, RR, 13, 2);
  293. round(RR, RL, 12, 1);
  294. .L__dec_tail:
  295. round(RL, RR, 11, 3);
  296. round(RR, RL, 10, 2);
  297. round(RL, RR, 9, 1);
  298. round(RR, RL, 8, 3);
  299. round(RL, RR, 7, 2);
  300. round(RR, RL, 6, 1);
  301. round(RL, RR, 5, 3);
  302. round(RR, RL, 4, 2);
  303. round(RL, RR, 3, 1);
  304. round(RR, RL, 2, 3);
  305. round(RL, RR, 1, 2);
  306. round(RR, RL, 0, 1);
  307. vmovdqa .Lbswap_mask, RKM;
  308. popq %rbx;
  309. popq %r15;
  310. outunpack_blocks(RR1, RL1, RTMP, RX, RKM);
  311. outunpack_blocks(RR2, RL2, RTMP, RX, RKM);
  312. outunpack_blocks(RR3, RL3, RTMP, RX, RKM);
  313. outunpack_blocks(RR4, RL4, RTMP, RX, RKM);
  314. ret;
  315. .L__skip_dec:
  316. vpsrldq $4, RKR, RKR;
  317. jmp .L__dec_tail;
  318. ENDPROC(__cast5_dec_blk16)
  319. ENTRY(cast5_ecb_enc_16way)
  320. /* input:
  321. * %rdi: ctx
  322. * %rsi: dst
  323. * %rdx: src
  324. */
  325. FRAME_BEGIN
  326. pushq %r15;
  327. movq %rdi, CTX;
  328. movq %rsi, %r11;
  329. vmovdqu (0*4*4)(%rdx), RL1;
  330. vmovdqu (1*4*4)(%rdx), RR1;
  331. vmovdqu (2*4*4)(%rdx), RL2;
  332. vmovdqu (3*4*4)(%rdx), RR2;
  333. vmovdqu (4*4*4)(%rdx), RL3;
  334. vmovdqu (5*4*4)(%rdx), RR3;
  335. vmovdqu (6*4*4)(%rdx), RL4;
  336. vmovdqu (7*4*4)(%rdx), RR4;
  337. call __cast5_enc_blk16;
  338. vmovdqu RR1, (0*4*4)(%r11);
  339. vmovdqu RL1, (1*4*4)(%r11);
  340. vmovdqu RR2, (2*4*4)(%r11);
  341. vmovdqu RL2, (3*4*4)(%r11);
  342. vmovdqu RR3, (4*4*4)(%r11);
  343. vmovdqu RL3, (5*4*4)(%r11);
  344. vmovdqu RR4, (6*4*4)(%r11);
  345. vmovdqu RL4, (7*4*4)(%r11);
  346. popq %r15;
  347. FRAME_END
  348. ret;
  349. ENDPROC(cast5_ecb_enc_16way)
  350. ENTRY(cast5_ecb_dec_16way)
  351. /* input:
  352. * %rdi: ctx
  353. * %rsi: dst
  354. * %rdx: src
  355. */
  356. FRAME_BEGIN
  357. pushq %r15;
  358. movq %rdi, CTX;
  359. movq %rsi, %r11;
  360. vmovdqu (0*4*4)(%rdx), RL1;
  361. vmovdqu (1*4*4)(%rdx), RR1;
  362. vmovdqu (2*4*4)(%rdx), RL2;
  363. vmovdqu (3*4*4)(%rdx), RR2;
  364. vmovdqu (4*4*4)(%rdx), RL3;
  365. vmovdqu (5*4*4)(%rdx), RR3;
  366. vmovdqu (6*4*4)(%rdx), RL4;
  367. vmovdqu (7*4*4)(%rdx), RR4;
  368. call __cast5_dec_blk16;
  369. vmovdqu RR1, (0*4*4)(%r11);
  370. vmovdqu RL1, (1*4*4)(%r11);
  371. vmovdqu RR2, (2*4*4)(%r11);
  372. vmovdqu RL2, (3*4*4)(%r11);
  373. vmovdqu RR3, (4*4*4)(%r11);
  374. vmovdqu RL3, (5*4*4)(%r11);
  375. vmovdqu RR4, (6*4*4)(%r11);
  376. vmovdqu RL4, (7*4*4)(%r11);
  377. popq %r15;
  378. FRAME_END
  379. ret;
  380. ENDPROC(cast5_ecb_dec_16way)
  381. ENTRY(cast5_cbc_dec_16way)
  382. /* input:
  383. * %rdi: ctx
  384. * %rsi: dst
  385. * %rdx: src
  386. */
  387. FRAME_BEGIN
  388. pushq %r12;
  389. pushq %r15;
  390. movq %rdi, CTX;
  391. movq %rsi, %r11;
  392. movq %rdx, %r12;
  393. vmovdqu (0*16)(%rdx), RL1;
  394. vmovdqu (1*16)(%rdx), RR1;
  395. vmovdqu (2*16)(%rdx), RL2;
  396. vmovdqu (3*16)(%rdx), RR2;
  397. vmovdqu (4*16)(%rdx), RL3;
  398. vmovdqu (5*16)(%rdx), RR3;
  399. vmovdqu (6*16)(%rdx), RL4;
  400. vmovdqu (7*16)(%rdx), RR4;
  401. call __cast5_dec_blk16;
  402. /* xor with src */
  403. vmovq (%r12), RX;
  404. vpshufd $0x4f, RX, RX;
  405. vpxor RX, RR1, RR1;
  406. vpxor 0*16+8(%r12), RL1, RL1;
  407. vpxor 1*16+8(%r12), RR2, RR2;
  408. vpxor 2*16+8(%r12), RL2, RL2;
  409. vpxor 3*16+8(%r12), RR3, RR3;
  410. vpxor 4*16+8(%r12), RL3, RL3;
  411. vpxor 5*16+8(%r12), RR4, RR4;
  412. vpxor 6*16+8(%r12), RL4, RL4;
  413. vmovdqu RR1, (0*16)(%r11);
  414. vmovdqu RL1, (1*16)(%r11);
  415. vmovdqu RR2, (2*16)(%r11);
  416. vmovdqu RL2, (3*16)(%r11);
  417. vmovdqu RR3, (4*16)(%r11);
  418. vmovdqu RL3, (5*16)(%r11);
  419. vmovdqu RR4, (6*16)(%r11);
  420. vmovdqu RL4, (7*16)(%r11);
  421. popq %r15;
  422. popq %r12;
  423. FRAME_END
  424. ret;
  425. ENDPROC(cast5_cbc_dec_16way)
  426. ENTRY(cast5_ctr_16way)
  427. /* input:
  428. * %rdi: ctx
  429. * %rsi: dst
  430. * %rdx: src
  431. * %rcx: iv (big endian, 64bit)
  432. */
  433. FRAME_BEGIN
  434. pushq %r12;
  435. pushq %r15;
  436. movq %rdi, CTX;
  437. movq %rsi, %r11;
  438. movq %rdx, %r12;
  439. vpcmpeqd RTMP, RTMP, RTMP;
  440. vpsrldq $8, RTMP, RTMP; /* low: -1, high: 0 */
  441. vpcmpeqd RKR, RKR, RKR;
  442. vpaddq RKR, RKR, RKR; /* low: -2, high: -2 */
  443. vmovdqa .Lbswap_iv_mask, R1ST;
  444. vmovdqa .Lbswap128_mask, RKM;
  445. /* load IV and byteswap */
  446. vmovq (%rcx), RX;
  447. vpshufb R1ST, RX, RX;
  448. /* construct IVs */
  449. vpsubq RTMP, RX, RX; /* le: IV1, IV0 */
  450. vpshufb RKM, RX, RL1; /* be: IV0, IV1 */
  451. vpsubq RKR, RX, RX;
  452. vpshufb RKM, RX, RR1; /* be: IV2, IV3 */
  453. vpsubq RKR, RX, RX;
  454. vpshufb RKM, RX, RL2; /* be: IV4, IV5 */
  455. vpsubq RKR, RX, RX;
  456. vpshufb RKM, RX, RR2; /* be: IV6, IV7 */
  457. vpsubq RKR, RX, RX;
  458. vpshufb RKM, RX, RL3; /* be: IV8, IV9 */
  459. vpsubq RKR, RX, RX;
  460. vpshufb RKM, RX, RR3; /* be: IV10, IV11 */
  461. vpsubq RKR, RX, RX;
  462. vpshufb RKM, RX, RL4; /* be: IV12, IV13 */
  463. vpsubq RKR, RX, RX;
  464. vpshufb RKM, RX, RR4; /* be: IV14, IV15 */
  465. /* store last IV */
  466. vpsubq RTMP, RX, RX; /* le: IV16, IV14 */
  467. vpshufb R1ST, RX, RX; /* be: IV16, IV16 */
  468. vmovq RX, (%rcx);
  469. call __cast5_enc_blk16;
  470. /* dst = src ^ iv */
  471. vpxor (0*16)(%r12), RR1, RR1;
  472. vpxor (1*16)(%r12), RL1, RL1;
  473. vpxor (2*16)(%r12), RR2, RR2;
  474. vpxor (3*16)(%r12), RL2, RL2;
  475. vpxor (4*16)(%r12), RR3, RR3;
  476. vpxor (5*16)(%r12), RL3, RL3;
  477. vpxor (6*16)(%r12), RR4, RR4;
  478. vpxor (7*16)(%r12), RL4, RL4;
  479. vmovdqu RR1, (0*16)(%r11);
  480. vmovdqu RL1, (1*16)(%r11);
  481. vmovdqu RR2, (2*16)(%r11);
  482. vmovdqu RL2, (3*16)(%r11);
  483. vmovdqu RR3, (4*16)(%r11);
  484. vmovdqu RL3, (5*16)(%r11);
  485. vmovdqu RR4, (6*16)(%r11);
  486. vmovdqu RL4, (7*16)(%r11);
  487. popq %r15;
  488. popq %r12;
  489. FRAME_END
  490. ret;
  491. ENDPROC(cast5_ctr_16way)