head.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * arch/xtensa/kernel/head.S
  3. *
  4. * Xtensa Processor startup code.
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2001 - 2008 Tensilica Inc.
  11. *
  12. * Chris Zankel <chris@zankel.net>
  13. * Marc Gauthier <marc@tensilica.com, marc@alumni.uwaterloo.ca>
  14. * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
  15. * Kevin Chea
  16. */
  17. #include <asm/processor.h>
  18. #include <asm/page.h>
  19. #include <asm/cacheasm.h>
  20. #include <asm/initialize_mmu.h>
  21. #include <asm/mxregs.h>
  22. #include <linux/init.h>
  23. #include <linux/linkage.h>
  24. /*
  25. * This module contains the entry code for kernel images. It performs the
  26. * minimal setup needed to call the generic C routines.
  27. *
  28. * Prerequisites:
  29. *
  30. * - The kernel image has been loaded to the actual address where it was
  31. * compiled to.
  32. * - a2 contains either 0 or a pointer to a list of boot parameters.
  33. * (see setup.c for more details)
  34. *
  35. */
  36. /*
  37. * _start
  38. *
  39. * The bootloader passes a pointer to a list of boot parameters in a2.
  40. */
  41. /* The first bytes of the kernel image must be an instruction, so we
  42. * manually allocate and define the literal constant we need for a jx
  43. * instruction.
  44. */
  45. __HEAD
  46. .begin no-absolute-literals
  47. ENTRY(_start)
  48. /* Preserve the pointer to the boot parameter list in EXCSAVE_1 */
  49. wsr a2, excsave1
  50. _j _SetupOCD
  51. .align 4
  52. .literal_position
  53. .Lstartup:
  54. .word _startup
  55. .align 4
  56. _SetupOCD:
  57. /*
  58. * Initialize WB, WS, and clear PS.EXCM (to allow loop instructions).
  59. * Set Interrupt Level just below XCHAL_DEBUGLEVEL to allow
  60. * xt-gdb to single step via DEBUG exceptions received directly
  61. * by ocd.
  62. */
  63. movi a1, 1
  64. movi a0, 0
  65. wsr a1, windowstart
  66. wsr a0, windowbase
  67. rsync
  68. movi a1, LOCKLEVEL
  69. wsr a1, ps
  70. rsync
  71. .global _SetupMMU
  72. _SetupMMU:
  73. Offset = _SetupMMU - _start
  74. #ifdef CONFIG_INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
  75. initialize_mmu
  76. #if defined(CONFIG_MMU) && XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY
  77. rsr a2, excsave1
  78. movi a3, XCHAL_KSEG_PADDR
  79. bltu a2, a3, 1f
  80. sub a2, a2, a3
  81. movi a3, XCHAL_KSEG_SIZE
  82. bgeu a2, a3, 1f
  83. movi a3, XCHAL_KSEG_CACHED_VADDR
  84. add a2, a2, a3
  85. wsr a2, excsave1
  86. 1:
  87. #endif
  88. #endif
  89. .end no-absolute-literals
  90. l32r a0, .Lstartup
  91. jx a0
  92. ENDPROC(_start)
  93. __REF
  94. .literal_position
  95. ENTRY(_startup)
  96. /* Set a0 to 0 for the remaining initialization. */
  97. movi a0, 0
  98. #if XCHAL_HAVE_VECBASE
  99. movi a2, VECBASE_VADDR
  100. wsr a2, vecbase
  101. #endif
  102. /* Clear debugging registers. */
  103. #if XCHAL_HAVE_DEBUG
  104. #if XCHAL_NUM_IBREAK > 0
  105. wsr a0, ibreakenable
  106. #endif
  107. wsr a0, icount
  108. movi a1, 15
  109. wsr a0, icountlevel
  110. .set _index, 0
  111. .rept XCHAL_NUM_DBREAK
  112. wsr a0, SREG_DBREAKC + _index
  113. .set _index, _index + 1
  114. .endr
  115. #endif
  116. /* Clear CCOUNT (not really necessary, but nice) */
  117. wsr a0, ccount # not really necessary, but nice
  118. /* Disable zero-loops. */
  119. #if XCHAL_HAVE_LOOPS
  120. wsr a0, lcount
  121. #endif
  122. /* Disable all timers. */
  123. .set _index, 0
  124. .rept XCHAL_NUM_TIMERS
  125. wsr a0, SREG_CCOMPARE + _index
  126. .set _index, _index + 1
  127. .endr
  128. /* Interrupt initialization. */
  129. movi a2, XCHAL_INTTYPE_MASK_SOFTWARE | XCHAL_INTTYPE_MASK_EXTERN_EDGE
  130. wsr a0, intenable
  131. wsr a2, intclear
  132. /* Disable coprocessors. */
  133. #if XCHAL_HAVE_CP
  134. wsr a0, cpenable
  135. #endif
  136. /* Initialize the caches.
  137. * a2, a3 are just working registers (clobbered).
  138. */
  139. #if XCHAL_DCACHE_LINE_LOCKABLE
  140. ___unlock_dcache_all a2 a3
  141. #endif
  142. #if XCHAL_ICACHE_LINE_LOCKABLE
  143. ___unlock_icache_all a2 a3
  144. #endif
  145. ___invalidate_dcache_all a2 a3
  146. ___invalidate_icache_all a2 a3
  147. isync
  148. initialize_cacheattr
  149. #ifdef CONFIG_HAVE_SMP
  150. movi a2, CCON # MX External Register to Configure Cache
  151. movi a3, 1
  152. wer a3, a2
  153. #endif
  154. /* Setup stack and enable window exceptions (keep irqs disabled) */
  155. movi a1, start_info
  156. l32i a1, a1, 0
  157. movi a2, (1 << PS_WOE_BIT) | LOCKLEVEL
  158. # WOE=1, INTLEVEL=LOCKLEVEL, UM=0
  159. wsr a2, ps # (enable reg-windows; progmode stack)
  160. rsync
  161. #ifdef CONFIG_SMP
  162. /*
  163. * Notice that we assume with SMP that cores have PRID
  164. * supported by the cores.
  165. */
  166. rsr a2, prid
  167. bnez a2, .Lboot_secondary
  168. #endif /* CONFIG_SMP */
  169. /* Unpack data sections
  170. *
  171. * The linker script used to build the Linux kernel image
  172. * creates a table located at __boot_reloc_table_start
  173. * that contans the information what data needs to be unpacked.
  174. *
  175. * Uses a2-a7.
  176. */
  177. movi a2, __boot_reloc_table_start
  178. movi a3, __boot_reloc_table_end
  179. 1: beq a2, a3, 3f # no more entries?
  180. l32i a4, a2, 0 # start destination (in RAM)
  181. l32i a5, a2, 4 # end desination (in RAM)
  182. l32i a6, a2, 8 # start source (in ROM)
  183. addi a2, a2, 12 # next entry
  184. beq a4, a5, 1b # skip, empty entry
  185. beq a4, a6, 1b # skip, source and dest. are the same
  186. 2: l32i a7, a6, 0 # load word
  187. addi a6, a6, 4
  188. s32i a7, a4, 0 # store word
  189. addi a4, a4, 4
  190. bltu a4, a5, 2b
  191. j 1b
  192. 3:
  193. /* All code and initialized data segments have been copied.
  194. * Now clear the BSS segment.
  195. */
  196. movi a2, __bss_start # start of BSS
  197. movi a3, __bss_stop # end of BSS
  198. __loopt a2, a3, a4, 2
  199. s32i a0, a2, 0
  200. __endla a2, a3, 4
  201. #if XCHAL_DCACHE_IS_WRITEBACK
  202. /* After unpacking, flush the writeback cache to memory so the
  203. * instructions/data are available.
  204. */
  205. ___flush_dcache_all a2 a3
  206. #endif
  207. memw
  208. isync
  209. ___invalidate_icache_all a2 a3
  210. isync
  211. movi a6, 0
  212. xsr a6, excsave1
  213. /* init_arch kick-starts the linux kernel */
  214. call4 init_arch
  215. call4 start_kernel
  216. should_never_return:
  217. j should_never_return
  218. #ifdef CONFIG_SMP
  219. .Lboot_secondary:
  220. movi a2, cpu_start_ccount
  221. 1:
  222. memw
  223. l32i a3, a2, 0
  224. beqi a3, 0, 1b
  225. movi a3, 0
  226. s32i a3, a2, 0
  227. 1:
  228. memw
  229. l32i a3, a2, 0
  230. beqi a3, 0, 1b
  231. wsr a3, ccount
  232. movi a3, 0
  233. s32i a3, a2, 0
  234. memw
  235. movi a6, 0
  236. wsr a6, excsave1
  237. call4 secondary_start_kernel
  238. j should_never_return
  239. #endif /* CONFIG_SMP */
  240. ENDPROC(_startup)
  241. #ifdef CONFIG_HOTPLUG_CPU
  242. ENTRY(cpu_restart)
  243. #if XCHAL_DCACHE_IS_WRITEBACK
  244. ___flush_invalidate_dcache_all a2 a3
  245. #else
  246. ___invalidate_dcache_all a2 a3
  247. #endif
  248. memw
  249. movi a2, CCON # MX External Register to Configure Cache
  250. movi a3, 0
  251. wer a3, a2
  252. extw
  253. rsr a0, prid
  254. neg a2, a0
  255. movi a3, cpu_start_id
  256. memw
  257. s32i a2, a3, 0
  258. #if XCHAL_DCACHE_IS_WRITEBACK
  259. dhwbi a3, 0
  260. #endif
  261. 1:
  262. memw
  263. l32i a2, a3, 0
  264. dhi a3, 0
  265. bne a2, a0, 1b
  266. /*
  267. * Initialize WB, WS, and clear PS.EXCM (to allow loop instructions).
  268. * Set Interrupt Level just below XCHAL_DEBUGLEVEL to allow
  269. * xt-gdb to single step via DEBUG exceptions received directly
  270. * by ocd.
  271. */
  272. movi a1, 1
  273. movi a0, 0
  274. wsr a1, windowstart
  275. wsr a0, windowbase
  276. rsync
  277. movi a1, LOCKLEVEL
  278. wsr a1, ps
  279. rsync
  280. j _startup
  281. ENDPROC(cpu_restart)
  282. #endif /* CONFIG_HOTPLUG_CPU */
  283. /*
  284. * DATA section
  285. */
  286. .section ".data.init.refok"
  287. .align 4
  288. ENTRY(start_info)
  289. .long init_thread_union + KERNEL_STACK_SIZE
  290. /*
  291. * BSS section
  292. */
  293. __PAGE_ALIGNED_BSS
  294. #ifdef CONFIG_MMU
  295. ENTRY(swapper_pg_dir)
  296. .fill PAGE_SIZE, 1, 0
  297. END(swapper_pg_dir)
  298. #endif
  299. ENTRY(empty_zero_page)
  300. .fill PAGE_SIZE, 1, 0
  301. END(empty_zero_page)