8250_exar.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Probe module for 8250/16550-type Exar chips PCI serial ports.
  4. *
  5. * Based on drivers/tty/serial/8250/8250_pci.c,
  6. *
  7. * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/dmi.h>
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/property.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/slab.h>
  19. #include <linux/string.h>
  20. #include <linux/tty.h>
  21. #include <linux/8250_pci.h>
  22. #include <asm/byteorder.h>
  23. #include "8250.h"
  24. #define PCI_DEVICE_ID_ACCES_COM_2S 0x1052
  25. #define PCI_DEVICE_ID_ACCES_COM_4S 0x105d
  26. #define PCI_DEVICE_ID_ACCES_COM_8S 0x106c
  27. #define PCI_DEVICE_ID_ACCES_COM232_8 0x10a8
  28. #define PCI_DEVICE_ID_ACCES_COM_2SM 0x10d2
  29. #define PCI_DEVICE_ID_ACCES_COM_4SM 0x10db
  30. #define PCI_DEVICE_ID_ACCES_COM_8SM 0x10ea
  31. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  32. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  33. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  34. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  35. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  36. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  37. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  38. #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
  39. #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
  40. #define UART_EXAR_INT0 0x80
  41. #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */
  42. #define UART_EXAR_FCTR 0x08 /* Feature Control Register */
  43. #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */
  44. #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */
  45. #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */
  46. #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */
  47. #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */
  48. #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */
  49. #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */
  50. #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */
  51. #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
  52. #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
  53. #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
  54. #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
  55. #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
  56. #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
  57. #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
  58. #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
  59. #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
  60. #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
  61. #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
  62. #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
  63. #define UART_EXAR_RS485_DLY(x) ((x) << 4)
  64. /*
  65. * IOT2040 MPIO wiring semantics:
  66. *
  67. * MPIO Port Function
  68. * ---- ---- --------
  69. * 0 2 Mode bit 0
  70. * 1 2 Mode bit 1
  71. * 2 2 Terminate bus
  72. * 3 - <reserved>
  73. * 4 3 Mode bit 0
  74. * 5 3 Mode bit 1
  75. * 6 3 Terminate bus
  76. * 7 - <reserved>
  77. * 8 2 Enable
  78. * 9 3 Enable
  79. * 10 - Red LED
  80. * 11..15 - <unused>
  81. */
  82. /* IOT2040 MPIOs 0..7 */
  83. #define IOT2040_UART_MODE_RS232 0x01
  84. #define IOT2040_UART_MODE_RS485 0x02
  85. #define IOT2040_UART_MODE_RS422 0x03
  86. #define IOT2040_UART_TERMINATE_BUS 0x04
  87. #define IOT2040_UART1_MASK 0x0f
  88. #define IOT2040_UART2_SHIFT 4
  89. #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */
  90. #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */
  91. /* IOT2040 MPIOs 8..15 */
  92. #define IOT2040_UARTS_ENABLE 0x03
  93. #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */
  94. struct exar8250;
  95. struct exar8250_platform {
  96. int (*rs485_config)(struct uart_port *, struct serial_rs485 *);
  97. int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
  98. };
  99. /**
  100. * struct exar8250_board - board information
  101. * @num_ports: number of serial ports
  102. * @reg_shift: describes UART register mapping in PCI memory
  103. * @setup: quirk run at ->probe() stage
  104. * @exit: quirk run at ->remove() stage
  105. */
  106. struct exar8250_board {
  107. unsigned int num_ports;
  108. unsigned int reg_shift;
  109. int (*setup)(struct exar8250 *, struct pci_dev *,
  110. struct uart_8250_port *, int);
  111. void (*exit)(struct pci_dev *pcidev);
  112. };
  113. struct exar8250 {
  114. unsigned int nr;
  115. struct exar8250_board *board;
  116. void __iomem *virt;
  117. int line[0];
  118. };
  119. static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  120. int idx, unsigned int offset,
  121. struct uart_8250_port *port)
  122. {
  123. const struct exar8250_board *board = priv->board;
  124. unsigned int bar = 0;
  125. port->port.iotype = UPIO_MEM;
  126. port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
  127. port->port.membase = priv->virt + offset;
  128. port->port.regshift = board->reg_shift;
  129. return 0;
  130. }
  131. static int
  132. pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  133. struct uart_8250_port *port, int idx)
  134. {
  135. unsigned int offset = idx * 0x200;
  136. unsigned int baud = 1843200;
  137. u8 __iomem *p;
  138. int err;
  139. port->port.uartclk = baud * 16;
  140. err = default_setup(priv, pcidev, idx, offset, port);
  141. if (err)
  142. return err;
  143. p = port->port.membase;
  144. writeb(0x00, p + UART_EXAR_8XMODE);
  145. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  146. writeb(32, p + UART_EXAR_TXTRG);
  147. writeb(32, p + UART_EXAR_RXTRG);
  148. /*
  149. * Setup Multipurpose Input/Output pins.
  150. */
  151. if (idx == 0) {
  152. switch (pcidev->device) {
  153. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  154. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  155. writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
  156. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  157. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  158. break;
  159. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  160. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  161. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  162. writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
  163. writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
  164. break;
  165. }
  166. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  167. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  168. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  169. }
  170. return 0;
  171. }
  172. static int
  173. pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = idx * 0x200;
  177. unsigned int baud = 1843200;
  178. port->port.uartclk = baud * 16;
  179. return default_setup(priv, pcidev, idx, offset, port);
  180. }
  181. static int
  182. pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  183. struct uart_8250_port *port, int idx)
  184. {
  185. unsigned int offset = idx * 0x200;
  186. unsigned int baud = 921600;
  187. port->port.uartclk = baud * 16;
  188. return default_setup(priv, pcidev, idx, offset, port);
  189. }
  190. static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
  191. {
  192. /*
  193. * The Commtech adapters required the MPIOs to be driven low. The Exar
  194. * devices will export them as GPIOs, so we pre-configure them safely
  195. * as inputs.
  196. */
  197. u8 dir = 0x00;
  198. if ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
  199. (pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
  200. // Configure GPIO as inputs for Commtech adapters
  201. dir = 0xff;
  202. } else {
  203. // Configure GPIO as outputs for SeaLevel adapters
  204. dir = 0x00;
  205. }
  206. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  207. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  208. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  209. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  210. writeb(dir, p + UART_EXAR_MPIOSEL_7_0);
  211. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  212. writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
  213. writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
  214. writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
  215. writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
  216. writeb(dir, p + UART_EXAR_MPIOSEL_15_8);
  217. writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
  218. }
  219. static void *
  220. __xr17v35x_register_gpio(struct pci_dev *pcidev,
  221. const struct property_entry *properties)
  222. {
  223. struct platform_device *pdev;
  224. pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
  225. if (!pdev)
  226. return NULL;
  227. pdev->dev.parent = &pcidev->dev;
  228. ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
  229. if (platform_device_add_properties(pdev, properties) < 0 ||
  230. platform_device_add(pdev) < 0) {
  231. platform_device_put(pdev);
  232. return NULL;
  233. }
  234. return pdev;
  235. }
  236. static const struct property_entry exar_gpio_properties[] = {
  237. PROPERTY_ENTRY_U32("exar,first-pin", 0),
  238. PROPERTY_ENTRY_U32("ngpios", 16),
  239. { }
  240. };
  241. static int xr17v35x_register_gpio(struct pci_dev *pcidev,
  242. struct uart_8250_port *port)
  243. {
  244. if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
  245. port->port.private_data =
  246. __xr17v35x_register_gpio(pcidev, exar_gpio_properties);
  247. return 0;
  248. }
  249. static int generic_rs485_config(struct uart_port *port,
  250. struct serial_rs485 *rs485)
  251. {
  252. bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
  253. u8 __iomem *p = port->membase;
  254. u8 value;
  255. value = readb(p + UART_EXAR_FCTR);
  256. if (is_rs485)
  257. value |= UART_FCTR_EXAR_485;
  258. else
  259. value &= ~UART_FCTR_EXAR_485;
  260. writeb(value, p + UART_EXAR_FCTR);
  261. if (is_rs485)
  262. writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
  263. port->rs485 = *rs485;
  264. return 0;
  265. }
  266. static const struct exar8250_platform exar8250_default_platform = {
  267. .register_gpio = xr17v35x_register_gpio,
  268. .rs485_config = generic_rs485_config,
  269. };
  270. static int iot2040_rs485_config(struct uart_port *port,
  271. struct serial_rs485 *rs485)
  272. {
  273. bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
  274. u8 __iomem *p = port->membase;
  275. u8 mask = IOT2040_UART1_MASK;
  276. u8 mode, value;
  277. if (is_rs485) {
  278. if (rs485->flags & SER_RS485_RX_DURING_TX)
  279. mode = IOT2040_UART_MODE_RS422;
  280. else
  281. mode = IOT2040_UART_MODE_RS485;
  282. if (rs485->flags & SER_RS485_TERMINATE_BUS)
  283. mode |= IOT2040_UART_TERMINATE_BUS;
  284. } else {
  285. mode = IOT2040_UART_MODE_RS232;
  286. }
  287. if (port->line == 3) {
  288. mask <<= IOT2040_UART2_SHIFT;
  289. mode <<= IOT2040_UART2_SHIFT;
  290. }
  291. value = readb(p + UART_EXAR_MPIOLVL_7_0);
  292. value &= ~mask;
  293. value |= mode;
  294. writeb(value, p + UART_EXAR_MPIOLVL_7_0);
  295. return generic_rs485_config(port, rs485);
  296. }
  297. static const struct property_entry iot2040_gpio_properties[] = {
  298. PROPERTY_ENTRY_U32("exar,first-pin", 10),
  299. PROPERTY_ENTRY_U32("ngpios", 1),
  300. { }
  301. };
  302. static int iot2040_register_gpio(struct pci_dev *pcidev,
  303. struct uart_8250_port *port)
  304. {
  305. u8 __iomem *p = port->port.membase;
  306. writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
  307. writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
  308. writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
  309. writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
  310. port->port.private_data =
  311. __xr17v35x_register_gpio(pcidev, iot2040_gpio_properties);
  312. return 0;
  313. }
  314. static const struct exar8250_platform iot2040_platform = {
  315. .rs485_config = iot2040_rs485_config,
  316. .register_gpio = iot2040_register_gpio,
  317. };
  318. static const struct dmi_system_id exar_platforms[] = {
  319. {
  320. .matches = {
  321. DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
  322. DMI_EXACT_MATCH(DMI_BOARD_ASSET_TAG,
  323. "6ES7647-0AA00-1YA2"),
  324. },
  325. .driver_data = (void *)&iot2040_platform,
  326. },
  327. {}
  328. };
  329. static int
  330. pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  331. struct uart_8250_port *port, int idx)
  332. {
  333. const struct exar8250_platform *platform;
  334. const struct dmi_system_id *dmi_match;
  335. unsigned int offset = idx * 0x400;
  336. unsigned int baud = 7812500;
  337. u8 __iomem *p;
  338. int ret;
  339. dmi_match = dmi_first_match(exar_platforms);
  340. if (dmi_match)
  341. platform = dmi_match->driver_data;
  342. else
  343. platform = &exar8250_default_platform;
  344. port->port.uartclk = baud * 16;
  345. port->port.rs485_config = platform->rs485_config;
  346. /*
  347. * Setup the UART clock for the devices on expansion slot to
  348. * half the clock speed of the main chip (which is 125MHz)
  349. */
  350. if (idx >= 8)
  351. port->port.uartclk /= 2;
  352. ret = default_setup(priv, pcidev, idx, offset, port);
  353. if (ret)
  354. return ret;
  355. p = port->port.membase;
  356. writeb(0x00, p + UART_EXAR_8XMODE);
  357. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  358. writeb(128, p + UART_EXAR_TXTRG);
  359. writeb(128, p + UART_EXAR_RXTRG);
  360. if (idx == 0) {
  361. /* Setup Multipurpose Input/Output pins. */
  362. setup_gpio(pcidev, p);
  363. ret = platform->register_gpio(pcidev, port);
  364. }
  365. return ret;
  366. }
  367. static void pci_xr17v35x_exit(struct pci_dev *pcidev)
  368. {
  369. struct exar8250 *priv = pci_get_drvdata(pcidev);
  370. struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
  371. struct platform_device *pdev = port->port.private_data;
  372. platform_device_unregister(pdev);
  373. port->port.private_data = NULL;
  374. }
  375. /*
  376. * These Exar UARTs have an extra interrupt indicator that could fire for a
  377. * few interrupts that are not presented/cleared through IIR. One of which is
  378. * a wakeup interrupt when coming out of sleep. These interrupts are only
  379. * cleared by reading global INT0 or INT1 registers as interrupts are
  380. * associated with channel 0. The INT[3:0] registers _are_ accessible from each
  381. * channel's address space, but for the sake of bus efficiency we register a
  382. * dedicated handler at the PCI device level to handle them.
  383. */
  384. static irqreturn_t exar_misc_handler(int irq, void *data)
  385. {
  386. struct exar8250 *priv = data;
  387. /* Clear all PCI interrupts by reading INT0. No effect on IIR */
  388. readb(priv->virt + UART_EXAR_INT0);
  389. /* Clear INT0 for Expansion Interface slave ports, too */
  390. if (priv->board->num_ports > 8)
  391. readb(priv->virt + 0x2000 + UART_EXAR_INT0);
  392. return IRQ_HANDLED;
  393. }
  394. static int
  395. exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
  396. {
  397. unsigned int nr_ports, i, bar = 0, maxnr;
  398. struct exar8250_board *board;
  399. struct uart_8250_port uart;
  400. struct exar8250 *priv;
  401. int rc;
  402. board = (struct exar8250_board *)ent->driver_data;
  403. if (!board)
  404. return -EINVAL;
  405. rc = pcim_enable_device(pcidev);
  406. if (rc)
  407. return rc;
  408. maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
  409. nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f;
  410. priv = devm_kzalloc(&pcidev->dev, sizeof(*priv) +
  411. sizeof(unsigned int) * nr_ports,
  412. GFP_KERNEL);
  413. if (!priv)
  414. return -ENOMEM;
  415. priv->board = board;
  416. priv->virt = pcim_iomap(pcidev, bar, 0);
  417. if (!priv->virt)
  418. return -ENOMEM;
  419. pci_set_master(pcidev);
  420. rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
  421. if (rc < 0)
  422. return rc;
  423. memset(&uart, 0, sizeof(uart));
  424. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ
  425. | UPF_EXAR_EFR;
  426. uart.port.irq = pci_irq_vector(pcidev, 0);
  427. uart.port.dev = &pcidev->dev;
  428. rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
  429. IRQF_SHARED, "exar_uart", priv);
  430. if (rc)
  431. return rc;
  432. for (i = 0; i < nr_ports && i < maxnr; i++) {
  433. rc = board->setup(priv, pcidev, &uart, i);
  434. if (rc) {
  435. dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
  436. break;
  437. }
  438. dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  439. uart.port.iobase, uart.port.irq, uart.port.iotype);
  440. priv->line[i] = serial8250_register_8250_port(&uart);
  441. if (priv->line[i] < 0) {
  442. dev_err(&pcidev->dev,
  443. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  444. uart.port.iobase, uart.port.irq,
  445. uart.port.iotype, priv->line[i]);
  446. break;
  447. }
  448. }
  449. priv->nr = i;
  450. pci_set_drvdata(pcidev, priv);
  451. return 0;
  452. }
  453. static void exar_pci_remove(struct pci_dev *pcidev)
  454. {
  455. struct exar8250 *priv = pci_get_drvdata(pcidev);
  456. unsigned int i;
  457. for (i = 0; i < priv->nr; i++)
  458. serial8250_unregister_port(priv->line[i]);
  459. if (priv->board->exit)
  460. priv->board->exit(pcidev);
  461. }
  462. static int __maybe_unused exar_suspend(struct device *dev)
  463. {
  464. struct pci_dev *pcidev = to_pci_dev(dev);
  465. struct exar8250 *priv = pci_get_drvdata(pcidev);
  466. unsigned int i;
  467. for (i = 0; i < priv->nr; i++)
  468. if (priv->line[i] >= 0)
  469. serial8250_suspend_port(priv->line[i]);
  470. /* Ensure that every init quirk is properly torn down */
  471. if (priv->board->exit)
  472. priv->board->exit(pcidev);
  473. return 0;
  474. }
  475. static int __maybe_unused exar_resume(struct device *dev)
  476. {
  477. struct pci_dev *pcidev = to_pci_dev(dev);
  478. struct exar8250 *priv = pci_get_drvdata(pcidev);
  479. unsigned int i;
  480. for (i = 0; i < priv->nr; i++)
  481. if (priv->line[i] >= 0)
  482. serial8250_resume_port(priv->line[i]);
  483. return 0;
  484. }
  485. static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
  486. static const struct exar8250_board acces_com_2x = {
  487. .num_ports = 2,
  488. .setup = pci_xr17c154_setup,
  489. };
  490. static const struct exar8250_board acces_com_4x = {
  491. .num_ports = 4,
  492. .setup = pci_xr17c154_setup,
  493. };
  494. static const struct exar8250_board acces_com_8x = {
  495. .num_ports = 8,
  496. .setup = pci_xr17c154_setup,
  497. };
  498. static const struct exar8250_board pbn_fastcom335_2 = {
  499. .num_ports = 2,
  500. .setup = pci_fastcom335_setup,
  501. };
  502. static const struct exar8250_board pbn_fastcom335_4 = {
  503. .num_ports = 4,
  504. .setup = pci_fastcom335_setup,
  505. };
  506. static const struct exar8250_board pbn_fastcom335_8 = {
  507. .num_ports = 8,
  508. .setup = pci_fastcom335_setup,
  509. };
  510. static const struct exar8250_board pbn_connect = {
  511. .setup = pci_connect_tech_setup,
  512. };
  513. static const struct exar8250_board pbn_exar_ibm_saturn = {
  514. .num_ports = 1,
  515. .setup = pci_xr17c154_setup,
  516. };
  517. static const struct exar8250_board pbn_exar_XR17C15x = {
  518. .setup = pci_xr17c154_setup,
  519. };
  520. static const struct exar8250_board pbn_exar_XR17V35x = {
  521. .setup = pci_xr17v35x_setup,
  522. .exit = pci_xr17v35x_exit,
  523. };
  524. static const struct exar8250_board pbn_fastcom35x_2 = {
  525. .num_ports = 2,
  526. .setup = pci_xr17v35x_setup,
  527. .exit = pci_xr17v35x_exit,
  528. };
  529. static const struct exar8250_board pbn_fastcom35x_4 = {
  530. .num_ports = 4,
  531. .setup = pci_xr17v35x_setup,
  532. .exit = pci_xr17v35x_exit,
  533. };
  534. static const struct exar8250_board pbn_fastcom35x_8 = {
  535. .num_ports = 8,
  536. .setup = pci_xr17v35x_setup,
  537. .exit = pci_xr17v35x_exit,
  538. };
  539. static const struct exar8250_board pbn_exar_XR17V4358 = {
  540. .num_ports = 12,
  541. .setup = pci_xr17v35x_setup,
  542. .exit = pci_xr17v35x_exit,
  543. };
  544. static const struct exar8250_board pbn_exar_XR17V8358 = {
  545. .num_ports = 16,
  546. .setup = pci_xr17v35x_setup,
  547. .exit = pci_xr17v35x_exit,
  548. };
  549. #define CONNECT_DEVICE(devid, sdevid, bd) { \
  550. PCI_DEVICE_SUB( \
  551. PCI_VENDOR_ID_EXAR, \
  552. PCI_DEVICE_ID_EXAR_##devid, \
  553. PCI_SUBVENDOR_ID_CONNECT_TECH, \
  554. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \
  555. (kernel_ulong_t)&bd \
  556. }
  557. #define EXAR_DEVICE(vend, devid, bd) { \
  558. PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \
  559. }
  560. #define IBM_DEVICE(devid, sdevid, bd) { \
  561. PCI_DEVICE_SUB( \
  562. PCI_VENDOR_ID_EXAR, \
  563. PCI_DEVICE_ID_EXAR_##devid, \
  564. PCI_VENDOR_ID_IBM, \
  565. PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \
  566. (kernel_ulong_t)&bd \
  567. }
  568. static const struct pci_device_id exar_pci_tbl[] = {
  569. EXAR_DEVICE(ACCESSIO, ACCES_COM_2S, acces_com_2x),
  570. EXAR_DEVICE(ACCESSIO, ACCES_COM_4S, acces_com_4x),
  571. EXAR_DEVICE(ACCESSIO, ACCES_COM_8S, acces_com_8x),
  572. EXAR_DEVICE(ACCESSIO, ACCES_COM232_8, acces_com_8x),
  573. EXAR_DEVICE(ACCESSIO, ACCES_COM_2SM, acces_com_2x),
  574. EXAR_DEVICE(ACCESSIO, ACCES_COM_4SM, acces_com_4x),
  575. EXAR_DEVICE(ACCESSIO, ACCES_COM_8SM, acces_com_8x),
  576. CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
  577. CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
  578. CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
  579. CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
  580. CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
  581. CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
  582. CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
  583. CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
  584. CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
  585. CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
  586. CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
  587. CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
  588. IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
  589. /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
  590. EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x),
  591. EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x),
  592. EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x),
  593. /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
  594. EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x),
  595. EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x),
  596. EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x),
  597. EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358),
  598. EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358),
  599. EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_fastcom35x_2),
  600. EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_fastcom35x_4),
  601. EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_fastcom35x_8),
  602. EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2),
  603. EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4),
  604. EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4),
  605. EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8),
  606. { 0, }
  607. };
  608. MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
  609. static struct pci_driver exar_pci_driver = {
  610. .name = "exar_serial",
  611. .probe = exar_pci_probe,
  612. .remove = exar_pci_remove,
  613. .driver = {
  614. .pm = &exar_pci_pm,
  615. },
  616. .id_table = exar_pci_tbl,
  617. };
  618. module_pci_driver(exar_pci_driver);
  619. MODULE_LICENSE("GPL");
  620. MODULE_DESCRIPTION("Exar Serial Driver");
  621. MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");