8250_omap.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * 8250-core based driver for the OMAP internal UART
  4. *
  5. * based on omap-serial.c, Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Copyright (C) 2014 Sebastian Andrzej Siewior
  8. *
  9. */
  10. #include <linux/device.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/serial_reg.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_gpio.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/console.h>
  25. #include <linux/pm_qos.h>
  26. #include <linux/pm_wakeirq.h>
  27. #include <linux/dma-mapping.h>
  28. #include "8250.h"
  29. #define DEFAULT_CLK_SPEED 48000000
  30. #define UART_ERRATA_i202_MDR1_ACCESS (1 << 0)
  31. #define OMAP_UART_WER_HAS_TX_WAKEUP (1 << 1)
  32. #define OMAP_DMA_TX_KICK (1 << 2)
  33. /*
  34. * See Advisory 21 in AM437x errata SPRZ408B, updated April 2015.
  35. * The same errata is applicable to AM335x and DRA7x processors too.
  36. */
  37. #define UART_ERRATA_CLOCK_DISABLE (1 << 3)
  38. #define OMAP_UART_FCR_RX_TRIG 6
  39. #define OMAP_UART_FCR_TX_TRIG 4
  40. /* SCR register bitmasks */
  41. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  42. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  43. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  44. #define OMAP_UART_SCR_DMAMODE_MASK (3 << 1)
  45. #define OMAP_UART_SCR_DMAMODE_1 (1 << 1)
  46. #define OMAP_UART_SCR_DMAMODE_CTL (1 << 0)
  47. /* MVR register bitmasks */
  48. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  49. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  50. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  51. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  52. #define OMAP_UART_MVR_MAJ_MASK 0x700
  53. #define OMAP_UART_MVR_MAJ_SHIFT 8
  54. #define OMAP_UART_MVR_MIN_MASK 0x3f
  55. /* SYSC register bitmasks */
  56. #define OMAP_UART_SYSC_SOFTRESET (1 << 1)
  57. /* SYSS register bitmasks */
  58. #define OMAP_UART_SYSS_RESETDONE (1 << 0)
  59. #define UART_TI752_TLR_TX 0
  60. #define UART_TI752_TLR_RX 4
  61. #define TRIGGER_TLR_MASK(x) ((x & 0x3c) >> 2)
  62. #define TRIGGER_FCR_MASK(x) (x & 3)
  63. /* Enable XON/XOFF flow control on output */
  64. #define OMAP_UART_SW_TX 0x08
  65. /* Enable XON/XOFF flow control on input */
  66. #define OMAP_UART_SW_RX 0x02
  67. #define OMAP_UART_WER_MOD_WKUP 0x7f
  68. #define OMAP_UART_TX_WAKEUP_EN (1 << 7)
  69. #define TX_TRIGGER 1
  70. #define RX_TRIGGER 48
  71. #define OMAP_UART_TCR_RESTORE(x) ((x / 4) << 4)
  72. #define OMAP_UART_TCR_HALT(x) ((x / 4) << 0)
  73. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  74. #define OMAP_UART_REV_46 0x0406
  75. #define OMAP_UART_REV_52 0x0502
  76. #define OMAP_UART_REV_63 0x0603
  77. struct omap8250_priv {
  78. int line;
  79. u8 habit;
  80. u8 mdr1;
  81. u8 efr;
  82. u8 scr;
  83. u8 wer;
  84. u8 xon;
  85. u8 xoff;
  86. u8 delayed_restore;
  87. u16 quot;
  88. bool is_suspending;
  89. int wakeirq;
  90. int wakeups_enabled;
  91. u32 latency;
  92. u32 calc_latency;
  93. struct pm_qos_request pm_qos_request;
  94. struct work_struct qos_work;
  95. struct uart_8250_dma omap8250_dma;
  96. spinlock_t rx_dma_lock;
  97. bool rx_dma_broken;
  98. bool throttled;
  99. };
  100. #ifdef CONFIG_SERIAL_8250_DMA
  101. static void omap_8250_rx_dma_flush(struct uart_8250_port *p);
  102. #else
  103. static inline void omap_8250_rx_dma_flush(struct uart_8250_port *p) { }
  104. #endif
  105. static u32 uart_read(struct uart_8250_port *up, u32 reg)
  106. {
  107. return readl(up->port.membase + (reg << up->port.regshift));
  108. }
  109. static void omap8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
  110. {
  111. struct uart_8250_port *up = up_to_u8250p(port);
  112. struct omap8250_priv *priv = up->port.private_data;
  113. u8 lcr;
  114. serial8250_do_set_mctrl(port, mctrl);
  115. /*
  116. * Turn off autoRTS if RTS is lowered and restore autoRTS setting
  117. * if RTS is raised
  118. */
  119. lcr = serial_in(up, UART_LCR);
  120. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  121. if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
  122. priv->efr |= UART_EFR_RTS;
  123. else
  124. priv->efr &= ~UART_EFR_RTS;
  125. serial_out(up, UART_EFR, priv->efr);
  126. serial_out(up, UART_LCR, lcr);
  127. }
  128. /*
  129. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  130. * The access to uart register after MDR1 Access
  131. * causes UART to corrupt data.
  132. *
  133. * Need a delay =
  134. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  135. * give 10 times as much
  136. */
  137. static void omap_8250_mdr1_errataset(struct uart_8250_port *up,
  138. struct omap8250_priv *priv)
  139. {
  140. u8 timeout = 255;
  141. serial_out(up, UART_OMAP_MDR1, priv->mdr1);
  142. udelay(2);
  143. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  144. UART_FCR_CLEAR_RCVR);
  145. /*
  146. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  147. * TX_FIFO_E bit is 1.
  148. */
  149. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  150. (UART_LSR_THRE | UART_LSR_DR))) {
  151. timeout--;
  152. if (!timeout) {
  153. /* Should *never* happen. we warn and carry on */
  154. dev_crit(up->port.dev, "Errata i202: timedout %x\n",
  155. serial_in(up, UART_LSR));
  156. break;
  157. }
  158. udelay(1);
  159. }
  160. }
  161. static void omap_8250_get_divisor(struct uart_port *port, unsigned int baud,
  162. struct omap8250_priv *priv)
  163. {
  164. unsigned int uartclk = port->uartclk;
  165. unsigned int div_13, div_16;
  166. unsigned int abs_d13, abs_d16;
  167. /*
  168. * Old custom speed handling.
  169. */
  170. if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST) {
  171. priv->quot = port->custom_divisor & UART_DIV_MAX;
  172. /*
  173. * I assume that nobody is using this. But hey, if somebody
  174. * would like to specify the divisor _and_ the mode then the
  175. * driver is ready and waiting for it.
  176. */
  177. if (port->custom_divisor & (1 << 16))
  178. priv->mdr1 = UART_OMAP_MDR1_13X_MODE;
  179. else
  180. priv->mdr1 = UART_OMAP_MDR1_16X_MODE;
  181. return;
  182. }
  183. div_13 = DIV_ROUND_CLOSEST(uartclk, 13 * baud);
  184. div_16 = DIV_ROUND_CLOSEST(uartclk, 16 * baud);
  185. if (!div_13)
  186. div_13 = 1;
  187. if (!div_16)
  188. div_16 = 1;
  189. abs_d13 = abs(baud - uartclk / 13 / div_13);
  190. abs_d16 = abs(baud - uartclk / 16 / div_16);
  191. if (abs_d13 >= abs_d16) {
  192. priv->mdr1 = UART_OMAP_MDR1_16X_MODE;
  193. priv->quot = div_16;
  194. } else {
  195. priv->mdr1 = UART_OMAP_MDR1_13X_MODE;
  196. priv->quot = div_13;
  197. }
  198. }
  199. static void omap8250_update_scr(struct uart_8250_port *up,
  200. struct omap8250_priv *priv)
  201. {
  202. u8 old_scr;
  203. old_scr = serial_in(up, UART_OMAP_SCR);
  204. if (old_scr == priv->scr)
  205. return;
  206. /*
  207. * The manual recommends not to enable the DMA mode selector in the SCR
  208. * (instead of the FCR) register _and_ selecting the DMA mode as one
  209. * register write because this may lead to malfunction.
  210. */
  211. if (priv->scr & OMAP_UART_SCR_DMAMODE_MASK)
  212. serial_out(up, UART_OMAP_SCR,
  213. priv->scr & ~OMAP_UART_SCR_DMAMODE_MASK);
  214. serial_out(up, UART_OMAP_SCR, priv->scr);
  215. }
  216. static void omap8250_update_mdr1(struct uart_8250_port *up,
  217. struct omap8250_priv *priv)
  218. {
  219. if (priv->habit & UART_ERRATA_i202_MDR1_ACCESS)
  220. omap_8250_mdr1_errataset(up, priv);
  221. else
  222. serial_out(up, UART_OMAP_MDR1, priv->mdr1);
  223. }
  224. static void omap8250_restore_regs(struct uart_8250_port *up)
  225. {
  226. struct omap8250_priv *priv = up->port.private_data;
  227. struct uart_8250_dma *dma = up->dma;
  228. if (dma && dma->tx_running) {
  229. /*
  230. * TCSANOW requests the change to occur immediately however if
  231. * we have a TX-DMA operation in progress then it has been
  232. * observed that it might stall and never complete. Therefore we
  233. * delay DMA completes to prevent this hang from happen.
  234. */
  235. priv->delayed_restore = 1;
  236. return;
  237. }
  238. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  239. serial_out(up, UART_EFR, UART_EFR_ECB);
  240. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  241. serial8250_out_MCR(up, UART_MCR_TCRTLR);
  242. serial_out(up, UART_FCR, up->fcr);
  243. omap8250_update_scr(up, priv);
  244. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  245. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_RESTORE(16) |
  246. OMAP_UART_TCR_HALT(52));
  247. serial_out(up, UART_TI752_TLR,
  248. TRIGGER_TLR_MASK(TX_TRIGGER) << UART_TI752_TLR_TX |
  249. TRIGGER_TLR_MASK(RX_TRIGGER) << UART_TI752_TLR_RX);
  250. serial_out(up, UART_LCR, 0);
  251. /* drop TCR + TLR access, we setup XON/XOFF later */
  252. serial8250_out_MCR(up, up->mcr);
  253. serial_out(up, UART_IER, up->ier);
  254. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  255. serial_dl_write(up, priv->quot);
  256. serial_out(up, UART_EFR, priv->efr);
  257. /* Configure flow control */
  258. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  259. serial_out(up, UART_XON1, priv->xon);
  260. serial_out(up, UART_XOFF1, priv->xoff);
  261. serial_out(up, UART_LCR, up->lcr);
  262. omap8250_update_mdr1(up, priv);
  263. up->port.ops->set_mctrl(&up->port, up->port.mctrl);
  264. }
  265. /*
  266. * OMAP can use "CLK / (16 or 13) / div" for baud rate. And then we have have
  267. * some differences in how we want to handle flow control.
  268. */
  269. static void omap_8250_set_termios(struct uart_port *port,
  270. struct ktermios *termios,
  271. struct ktermios *old)
  272. {
  273. struct uart_8250_port *up = up_to_u8250p(port);
  274. struct omap8250_priv *priv = up->port.private_data;
  275. unsigned char cval = 0;
  276. unsigned int baud;
  277. switch (termios->c_cflag & CSIZE) {
  278. case CS5:
  279. cval = UART_LCR_WLEN5;
  280. break;
  281. case CS6:
  282. cval = UART_LCR_WLEN6;
  283. break;
  284. case CS7:
  285. cval = UART_LCR_WLEN7;
  286. break;
  287. default:
  288. case CS8:
  289. cval = UART_LCR_WLEN8;
  290. break;
  291. }
  292. if (termios->c_cflag & CSTOPB)
  293. cval |= UART_LCR_STOP;
  294. if (termios->c_cflag & PARENB)
  295. cval |= UART_LCR_PARITY;
  296. if (!(termios->c_cflag & PARODD))
  297. cval |= UART_LCR_EPAR;
  298. if (termios->c_cflag & CMSPAR)
  299. cval |= UART_LCR_SPAR;
  300. /*
  301. * Ask the core to calculate the divisor for us.
  302. */
  303. baud = uart_get_baud_rate(port, termios, old,
  304. port->uartclk / 16 / UART_DIV_MAX,
  305. port->uartclk / 13);
  306. omap_8250_get_divisor(port, baud, priv);
  307. /*
  308. * Ok, we're now changing the port state. Do it with
  309. * interrupts disabled.
  310. */
  311. pm_runtime_get_sync(port->dev);
  312. spin_lock_irq(&port->lock);
  313. /*
  314. * Update the per-port timeout.
  315. */
  316. uart_update_timeout(port, termios->c_cflag, baud);
  317. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  318. if (termios->c_iflag & INPCK)
  319. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  320. if (termios->c_iflag & (IGNBRK | PARMRK))
  321. up->port.read_status_mask |= UART_LSR_BI;
  322. /*
  323. * Characters to ignore
  324. */
  325. up->port.ignore_status_mask = 0;
  326. if (termios->c_iflag & IGNPAR)
  327. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  328. if (termios->c_iflag & IGNBRK) {
  329. up->port.ignore_status_mask |= UART_LSR_BI;
  330. /*
  331. * If we're ignoring parity and break indicators,
  332. * ignore overruns too (for real raw support).
  333. */
  334. if (termios->c_iflag & IGNPAR)
  335. up->port.ignore_status_mask |= UART_LSR_OE;
  336. }
  337. /*
  338. * ignore all characters if CREAD is not set
  339. */
  340. if ((termios->c_cflag & CREAD) == 0)
  341. up->port.ignore_status_mask |= UART_LSR_DR;
  342. /*
  343. * Modem status interrupts
  344. */
  345. up->ier &= ~UART_IER_MSI;
  346. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  347. up->ier |= UART_IER_MSI;
  348. up->lcr = cval;
  349. /* Up to here it was mostly serial8250_do_set_termios() */
  350. /*
  351. * We enable TRIG_GRANU for RX and TX and additionally we set
  352. * SCR_TX_EMPTY bit. The result is the following:
  353. * - RX_TRIGGER amount of bytes in the FIFO will cause an interrupt.
  354. * - less than RX_TRIGGER number of bytes will also cause an interrupt
  355. * once the UART decides that there no new bytes arriving.
  356. * - Once THRE is enabled, the interrupt will be fired once the FIFO is
  357. * empty - the trigger level is ignored here.
  358. *
  359. * Once DMA is enabled:
  360. * - UART will assert the TX DMA line once there is room for TX_TRIGGER
  361. * bytes in the TX FIFO. On each assert the DMA engine will move
  362. * TX_TRIGGER bytes into the FIFO.
  363. * - UART will assert the RX DMA line once there are RX_TRIGGER bytes in
  364. * the FIFO and move RX_TRIGGER bytes.
  365. * This is because threshold and trigger values are the same.
  366. */
  367. up->fcr = UART_FCR_ENABLE_FIFO;
  368. up->fcr |= TRIGGER_FCR_MASK(TX_TRIGGER) << OMAP_UART_FCR_TX_TRIG;
  369. up->fcr |= TRIGGER_FCR_MASK(RX_TRIGGER) << OMAP_UART_FCR_RX_TRIG;
  370. priv->scr = OMAP_UART_SCR_RX_TRIG_GRANU1_MASK | OMAP_UART_SCR_TX_EMPTY |
  371. OMAP_UART_SCR_TX_TRIG_GRANU1_MASK;
  372. if (up->dma)
  373. priv->scr |= OMAP_UART_SCR_DMAMODE_1 |
  374. OMAP_UART_SCR_DMAMODE_CTL;
  375. priv->xon = termios->c_cc[VSTART];
  376. priv->xoff = termios->c_cc[VSTOP];
  377. priv->efr = 0;
  378. up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
  379. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  380. /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
  381. up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
  382. priv->efr |= UART_EFR_CTS;
  383. } else if (up->port.flags & UPF_SOFT_FLOW) {
  384. /*
  385. * OMAP rx s/w flow control is borked; the transmitter remains
  386. * stuck off even if rx flow control is subsequently disabled
  387. */
  388. /*
  389. * IXOFF Flag:
  390. * Enable XON/XOFF flow control on output.
  391. * Transmit XON1, XOFF1
  392. */
  393. if (termios->c_iflag & IXOFF) {
  394. up->port.status |= UPSTAT_AUTOXOFF;
  395. priv->efr |= OMAP_UART_SW_TX;
  396. }
  397. }
  398. omap8250_restore_regs(up);
  399. spin_unlock_irq(&up->port.lock);
  400. pm_runtime_mark_last_busy(port->dev);
  401. pm_runtime_put_autosuspend(port->dev);
  402. /* calculate wakeup latency constraint */
  403. priv->calc_latency = USEC_PER_SEC * 64 * 8 / baud;
  404. priv->latency = priv->calc_latency;
  405. schedule_work(&priv->qos_work);
  406. /* Don't rewrite B0 */
  407. if (tty_termios_baud_rate(termios))
  408. tty_termios_encode_baud_rate(termios, baud, baud);
  409. }
  410. /* same as 8250 except that we may have extra flow bits set in EFR */
  411. static void omap_8250_pm(struct uart_port *port, unsigned int state,
  412. unsigned int oldstate)
  413. {
  414. struct uart_8250_port *up = up_to_u8250p(port);
  415. u8 efr;
  416. pm_runtime_get_sync(port->dev);
  417. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  418. efr = serial_in(up, UART_EFR);
  419. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  420. serial_out(up, UART_LCR, 0);
  421. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  422. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  423. serial_out(up, UART_EFR, efr);
  424. serial_out(up, UART_LCR, 0);
  425. pm_runtime_mark_last_busy(port->dev);
  426. pm_runtime_put_autosuspend(port->dev);
  427. }
  428. static void omap_serial_fill_features_erratas(struct uart_8250_port *up,
  429. struct omap8250_priv *priv)
  430. {
  431. u32 mvr, scheme;
  432. u16 revision, major, minor;
  433. mvr = uart_read(up, UART_OMAP_MVER);
  434. /* Check revision register scheme */
  435. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  436. switch (scheme) {
  437. case 0: /* Legacy Scheme: OMAP2/3 */
  438. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  439. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  440. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  441. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  442. break;
  443. case 1:
  444. /* New Scheme: OMAP4+ */
  445. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  446. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  447. OMAP_UART_MVR_MAJ_SHIFT;
  448. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  449. break;
  450. default:
  451. dev_warn(up->port.dev,
  452. "Unknown revision, defaulting to highest\n");
  453. /* highest possible revision */
  454. major = 0xff;
  455. minor = 0xff;
  456. }
  457. /* normalize revision for the driver */
  458. revision = UART_BUILD_REVISION(major, minor);
  459. switch (revision) {
  460. case OMAP_UART_REV_46:
  461. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS;
  462. break;
  463. case OMAP_UART_REV_52:
  464. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS |
  465. OMAP_UART_WER_HAS_TX_WAKEUP;
  466. break;
  467. case OMAP_UART_REV_63:
  468. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS |
  469. OMAP_UART_WER_HAS_TX_WAKEUP;
  470. break;
  471. default:
  472. break;
  473. }
  474. }
  475. static void omap8250_uart_qos_work(struct work_struct *work)
  476. {
  477. struct omap8250_priv *priv;
  478. priv = container_of(work, struct omap8250_priv, qos_work);
  479. pm_qos_update_request(&priv->pm_qos_request, priv->latency);
  480. }
  481. #ifdef CONFIG_SERIAL_8250_DMA
  482. static int omap_8250_dma_handle_irq(struct uart_port *port);
  483. #endif
  484. static irqreturn_t omap8250_irq(int irq, void *dev_id)
  485. {
  486. struct uart_port *port = dev_id;
  487. struct uart_8250_port *up = up_to_u8250p(port);
  488. unsigned int iir;
  489. int ret;
  490. #ifdef CONFIG_SERIAL_8250_DMA
  491. if (up->dma) {
  492. ret = omap_8250_dma_handle_irq(port);
  493. return IRQ_RETVAL(ret);
  494. }
  495. #endif
  496. serial8250_rpm_get(up);
  497. iir = serial_port_in(port, UART_IIR);
  498. ret = serial8250_handle_irq(port, iir);
  499. serial8250_rpm_put(up);
  500. return IRQ_RETVAL(ret);
  501. }
  502. static int omap_8250_startup(struct uart_port *port)
  503. {
  504. struct uart_8250_port *up = up_to_u8250p(port);
  505. struct omap8250_priv *priv = port->private_data;
  506. int ret;
  507. if (priv->wakeirq) {
  508. ret = dev_pm_set_dedicated_wake_irq(port->dev, priv->wakeirq);
  509. if (ret)
  510. return ret;
  511. }
  512. pm_runtime_get_sync(port->dev);
  513. up->mcr = 0;
  514. serial_out(up, UART_FCR, UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  515. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  516. up->lsr_saved_flags = 0;
  517. up->msr_saved_flags = 0;
  518. /* Disable DMA for console UART */
  519. if (uart_console(port))
  520. up->dma = NULL;
  521. if (up->dma) {
  522. ret = serial8250_request_dma(up);
  523. if (ret) {
  524. dev_warn_ratelimited(port->dev,
  525. "failed to request DMA\n");
  526. up->dma = NULL;
  527. }
  528. }
  529. ret = request_irq(port->irq, omap8250_irq, IRQF_SHARED,
  530. dev_name(port->dev), port);
  531. if (ret < 0)
  532. goto err;
  533. up->ier = UART_IER_RLSI | UART_IER_RDI;
  534. serial_out(up, UART_IER, up->ier);
  535. #ifdef CONFIG_PM
  536. up->capabilities |= UART_CAP_RPM;
  537. #endif
  538. /* Enable module level wake up */
  539. priv->wer = OMAP_UART_WER_MOD_WKUP;
  540. if (priv->habit & OMAP_UART_WER_HAS_TX_WAKEUP)
  541. priv->wer |= OMAP_UART_TX_WAKEUP_EN;
  542. serial_out(up, UART_OMAP_WER, priv->wer);
  543. if (up->dma)
  544. up->dma->rx_dma(up);
  545. pm_runtime_mark_last_busy(port->dev);
  546. pm_runtime_put_autosuspend(port->dev);
  547. return 0;
  548. err:
  549. pm_runtime_mark_last_busy(port->dev);
  550. pm_runtime_put_autosuspend(port->dev);
  551. dev_pm_clear_wake_irq(port->dev);
  552. return ret;
  553. }
  554. static void omap_8250_shutdown(struct uart_port *port)
  555. {
  556. struct uart_8250_port *up = up_to_u8250p(port);
  557. struct omap8250_priv *priv = port->private_data;
  558. flush_work(&priv->qos_work);
  559. if (up->dma)
  560. omap_8250_rx_dma_flush(up);
  561. pm_runtime_get_sync(port->dev);
  562. serial_out(up, UART_OMAP_WER, 0);
  563. up->ier = 0;
  564. serial_out(up, UART_IER, 0);
  565. if (up->dma)
  566. serial8250_release_dma(up);
  567. /*
  568. * Disable break condition and FIFOs
  569. */
  570. if (up->lcr & UART_LCR_SBC)
  571. serial_out(up, UART_LCR, up->lcr & ~UART_LCR_SBC);
  572. serial_out(up, UART_FCR, UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  573. pm_runtime_mark_last_busy(port->dev);
  574. pm_runtime_put_autosuspend(port->dev);
  575. free_irq(port->irq, port);
  576. dev_pm_clear_wake_irq(port->dev);
  577. }
  578. static void omap_8250_throttle(struct uart_port *port)
  579. {
  580. struct omap8250_priv *priv = port->private_data;
  581. struct uart_8250_port *up = up_to_u8250p(port);
  582. unsigned long flags;
  583. pm_runtime_get_sync(port->dev);
  584. spin_lock_irqsave(&port->lock, flags);
  585. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  586. serial_out(up, UART_IER, up->ier);
  587. priv->throttled = true;
  588. spin_unlock_irqrestore(&port->lock, flags);
  589. pm_runtime_mark_last_busy(port->dev);
  590. pm_runtime_put_autosuspend(port->dev);
  591. }
  592. static int omap_8250_rs485_config(struct uart_port *port,
  593. struct serial_rs485 *rs485)
  594. {
  595. struct uart_8250_port *up = up_to_u8250p(port);
  596. /* Clamp the delays to [0, 100ms] */
  597. rs485->delay_rts_before_send = min(rs485->delay_rts_before_send, 100U);
  598. rs485->delay_rts_after_send = min(rs485->delay_rts_after_send, 100U);
  599. port->rs485 = *rs485;
  600. /*
  601. * Both serial8250_em485_init and serial8250_em485_destroy
  602. * are idempotent
  603. */
  604. if (rs485->flags & SER_RS485_ENABLED) {
  605. int ret = serial8250_em485_init(up);
  606. if (ret) {
  607. rs485->flags &= ~SER_RS485_ENABLED;
  608. port->rs485.flags &= ~SER_RS485_ENABLED;
  609. }
  610. return ret;
  611. }
  612. serial8250_em485_destroy(up);
  613. return 0;
  614. }
  615. static void omap_8250_unthrottle(struct uart_port *port)
  616. {
  617. struct omap8250_priv *priv = port->private_data;
  618. struct uart_8250_port *up = up_to_u8250p(port);
  619. unsigned long flags;
  620. pm_runtime_get_sync(port->dev);
  621. spin_lock_irqsave(&port->lock, flags);
  622. priv->throttled = false;
  623. if (up->dma)
  624. up->dma->rx_dma(up);
  625. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  626. serial_out(up, UART_IER, up->ier);
  627. spin_unlock_irqrestore(&port->lock, flags);
  628. pm_runtime_mark_last_busy(port->dev);
  629. pm_runtime_put_autosuspend(port->dev);
  630. }
  631. #ifdef CONFIG_SERIAL_8250_DMA
  632. static int omap_8250_rx_dma(struct uart_8250_port *p);
  633. static void __dma_rx_do_complete(struct uart_8250_port *p)
  634. {
  635. struct omap8250_priv *priv = p->port.private_data;
  636. struct uart_8250_dma *dma = p->dma;
  637. struct tty_port *tty_port = &p->port.state->port;
  638. struct dma_tx_state state;
  639. int count;
  640. unsigned long flags;
  641. int ret;
  642. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  643. if (!dma->rx_running)
  644. goto unlock;
  645. dma->rx_running = 0;
  646. dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state);
  647. count = dma->rx_size - state.residue;
  648. if (count < dma->rx_size)
  649. dmaengine_terminate_async(dma->rxchan);
  650. if (!count)
  651. goto unlock;
  652. ret = tty_insert_flip_string(tty_port, dma->rx_buf, count);
  653. p->port.icount.rx += ret;
  654. p->port.icount.buf_overrun += count - ret;
  655. unlock:
  656. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  657. tty_flip_buffer_push(tty_port);
  658. }
  659. static void __dma_rx_complete(void *param)
  660. {
  661. struct uart_8250_port *p = param;
  662. struct omap8250_priv *priv = p->port.private_data;
  663. struct uart_8250_dma *dma = p->dma;
  664. struct dma_tx_state state;
  665. unsigned long flags;
  666. spin_lock_irqsave(&p->port.lock, flags);
  667. /*
  668. * If the tx status is not DMA_COMPLETE, then this is a delayed
  669. * completion callback. A previous RX timeout flush would have
  670. * already pushed the data, so exit.
  671. */
  672. if (dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state) !=
  673. DMA_COMPLETE) {
  674. spin_unlock_irqrestore(&p->port.lock, flags);
  675. return;
  676. }
  677. __dma_rx_do_complete(p);
  678. if (!priv->throttled)
  679. omap_8250_rx_dma(p);
  680. spin_unlock_irqrestore(&p->port.lock, flags);
  681. }
  682. static void omap_8250_rx_dma_flush(struct uart_8250_port *p)
  683. {
  684. struct omap8250_priv *priv = p->port.private_data;
  685. struct uart_8250_dma *dma = p->dma;
  686. struct dma_tx_state state;
  687. unsigned long flags;
  688. int ret;
  689. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  690. if (!dma->rx_running) {
  691. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  692. return;
  693. }
  694. ret = dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state);
  695. if (ret == DMA_IN_PROGRESS) {
  696. ret = dmaengine_pause(dma->rxchan);
  697. if (WARN_ON_ONCE(ret))
  698. priv->rx_dma_broken = true;
  699. }
  700. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  701. __dma_rx_do_complete(p);
  702. }
  703. static int omap_8250_rx_dma(struct uart_8250_port *p)
  704. {
  705. struct omap8250_priv *priv = p->port.private_data;
  706. struct uart_8250_dma *dma = p->dma;
  707. int err = 0;
  708. struct dma_async_tx_descriptor *desc;
  709. unsigned long flags;
  710. if (priv->rx_dma_broken)
  711. return -EINVAL;
  712. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  713. if (dma->rx_running)
  714. goto out;
  715. desc = dmaengine_prep_slave_single(dma->rxchan, dma->rx_addr,
  716. dma->rx_size, DMA_DEV_TO_MEM,
  717. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  718. if (!desc) {
  719. err = -EBUSY;
  720. goto out;
  721. }
  722. dma->rx_running = 1;
  723. desc->callback = __dma_rx_complete;
  724. desc->callback_param = p;
  725. dma->rx_cookie = dmaengine_submit(desc);
  726. dma_async_issue_pending(dma->rxchan);
  727. out:
  728. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  729. return err;
  730. }
  731. static int omap_8250_tx_dma(struct uart_8250_port *p);
  732. static void omap_8250_dma_tx_complete(void *param)
  733. {
  734. struct uart_8250_port *p = param;
  735. struct uart_8250_dma *dma = p->dma;
  736. struct circ_buf *xmit = &p->port.state->xmit;
  737. unsigned long flags;
  738. bool en_thri = false;
  739. struct omap8250_priv *priv = p->port.private_data;
  740. dma_sync_single_for_cpu(dma->txchan->device->dev, dma->tx_addr,
  741. UART_XMIT_SIZE, DMA_TO_DEVICE);
  742. spin_lock_irqsave(&p->port.lock, flags);
  743. dma->tx_running = 0;
  744. xmit->tail += dma->tx_size;
  745. xmit->tail &= UART_XMIT_SIZE - 1;
  746. p->port.icount.tx += dma->tx_size;
  747. if (priv->delayed_restore) {
  748. priv->delayed_restore = 0;
  749. omap8250_restore_regs(p);
  750. }
  751. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  752. uart_write_wakeup(&p->port);
  753. if (!uart_circ_empty(xmit) && !uart_tx_stopped(&p->port)) {
  754. int ret;
  755. ret = omap_8250_tx_dma(p);
  756. if (ret)
  757. en_thri = true;
  758. } else if (p->capabilities & UART_CAP_RPM) {
  759. en_thri = true;
  760. }
  761. if (en_thri) {
  762. dma->tx_err = 1;
  763. p->ier |= UART_IER_THRI;
  764. serial_port_out(&p->port, UART_IER, p->ier);
  765. }
  766. spin_unlock_irqrestore(&p->port.lock, flags);
  767. }
  768. static int omap_8250_tx_dma(struct uart_8250_port *p)
  769. {
  770. struct uart_8250_dma *dma = p->dma;
  771. struct omap8250_priv *priv = p->port.private_data;
  772. struct circ_buf *xmit = &p->port.state->xmit;
  773. struct dma_async_tx_descriptor *desc;
  774. unsigned int skip_byte = 0;
  775. int ret;
  776. if (dma->tx_running)
  777. return 0;
  778. if (uart_tx_stopped(&p->port) || uart_circ_empty(xmit)) {
  779. /*
  780. * Even if no data, we need to return an error for the two cases
  781. * below so serial8250_tx_chars() is invoked and properly clears
  782. * THRI and/or runtime suspend.
  783. */
  784. if (dma->tx_err || p->capabilities & UART_CAP_RPM) {
  785. ret = -EBUSY;
  786. goto err;
  787. }
  788. if (p->ier & UART_IER_THRI) {
  789. p->ier &= ~UART_IER_THRI;
  790. serial_out(p, UART_IER, p->ier);
  791. }
  792. return 0;
  793. }
  794. dma->tx_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  795. if (priv->habit & OMAP_DMA_TX_KICK) {
  796. u8 tx_lvl;
  797. /*
  798. * We need to put the first byte into the FIFO in order to start
  799. * the DMA transfer. For transfers smaller than four bytes we
  800. * don't bother doing DMA at all. It seem not matter if there
  801. * are still bytes in the FIFO from the last transfer (in case
  802. * we got here directly from omap_8250_dma_tx_complete()). Bytes
  803. * leaving the FIFO seem not to trigger the DMA transfer. It is
  804. * really the byte that we put into the FIFO.
  805. * If the FIFO is already full then we most likely got here from
  806. * omap_8250_dma_tx_complete(). And this means the DMA engine
  807. * just completed its work. We don't have to wait the complete
  808. * 86us at 115200,8n1 but around 60us (not to mention lower
  809. * baudrates). So in that case we take the interrupt and try
  810. * again with an empty FIFO.
  811. */
  812. tx_lvl = serial_in(p, UART_OMAP_TX_LVL);
  813. if (tx_lvl == p->tx_loadsz) {
  814. ret = -EBUSY;
  815. goto err;
  816. }
  817. if (dma->tx_size < 4) {
  818. ret = -EINVAL;
  819. goto err;
  820. }
  821. skip_byte = 1;
  822. }
  823. desc = dmaengine_prep_slave_single(dma->txchan,
  824. dma->tx_addr + xmit->tail + skip_byte,
  825. dma->tx_size - skip_byte, DMA_MEM_TO_DEV,
  826. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  827. if (!desc) {
  828. ret = -EBUSY;
  829. goto err;
  830. }
  831. dma->tx_running = 1;
  832. desc->callback = omap_8250_dma_tx_complete;
  833. desc->callback_param = p;
  834. dma->tx_cookie = dmaengine_submit(desc);
  835. dma_sync_single_for_device(dma->txchan->device->dev, dma->tx_addr,
  836. UART_XMIT_SIZE, DMA_TO_DEVICE);
  837. dma_async_issue_pending(dma->txchan);
  838. if (dma->tx_err)
  839. dma->tx_err = 0;
  840. if (p->ier & UART_IER_THRI) {
  841. p->ier &= ~UART_IER_THRI;
  842. serial_out(p, UART_IER, p->ier);
  843. }
  844. if (skip_byte)
  845. serial_out(p, UART_TX, xmit->buf[xmit->tail]);
  846. return 0;
  847. err:
  848. dma->tx_err = 1;
  849. return ret;
  850. }
  851. static bool handle_rx_dma(struct uart_8250_port *up, unsigned int iir)
  852. {
  853. switch (iir & 0x3f) {
  854. case UART_IIR_RLSI:
  855. case UART_IIR_RX_TIMEOUT:
  856. case UART_IIR_RDI:
  857. omap_8250_rx_dma_flush(up);
  858. return true;
  859. }
  860. return omap_8250_rx_dma(up);
  861. }
  862. /*
  863. * This is mostly serial8250_handle_irq(). We have a slightly different DMA
  864. * hoook for RX/TX and need different logic for them in the ISR. Therefore we
  865. * use the default routine in the non-DMA case and this one for with DMA.
  866. */
  867. static int omap_8250_dma_handle_irq(struct uart_port *port)
  868. {
  869. struct uart_8250_port *up = up_to_u8250p(port);
  870. unsigned char status;
  871. unsigned long flags;
  872. u8 iir;
  873. serial8250_rpm_get(up);
  874. iir = serial_port_in(port, UART_IIR);
  875. if (iir & UART_IIR_NO_INT) {
  876. serial8250_rpm_put(up);
  877. return 0;
  878. }
  879. spin_lock_irqsave(&port->lock, flags);
  880. status = serial_port_in(port, UART_LSR);
  881. if (status & (UART_LSR_DR | UART_LSR_BI)) {
  882. if (handle_rx_dma(up, iir)) {
  883. status = serial8250_rx_chars(up, status);
  884. omap_8250_rx_dma(up);
  885. }
  886. }
  887. serial8250_modem_status(up);
  888. if (status & UART_LSR_THRE && up->dma->tx_err) {
  889. if (uart_tx_stopped(&up->port) ||
  890. uart_circ_empty(&up->port.state->xmit)) {
  891. up->dma->tx_err = 0;
  892. serial8250_tx_chars(up);
  893. } else {
  894. /*
  895. * try again due to an earlier failer which
  896. * might have been resolved by now.
  897. */
  898. if (omap_8250_tx_dma(up))
  899. serial8250_tx_chars(up);
  900. }
  901. }
  902. spin_unlock_irqrestore(&port->lock, flags);
  903. serial8250_rpm_put(up);
  904. return 1;
  905. }
  906. static bool the_no_dma_filter_fn(struct dma_chan *chan, void *param)
  907. {
  908. return false;
  909. }
  910. #else
  911. static inline int omap_8250_rx_dma(struct uart_8250_port *p)
  912. {
  913. return -EINVAL;
  914. }
  915. #endif
  916. static int omap8250_no_handle_irq(struct uart_port *port)
  917. {
  918. /* IRQ has not been requested but handling irq? */
  919. WARN_ONCE(1, "Unexpected irq handling before port startup\n");
  920. return 0;
  921. }
  922. static const u8 omap4_habit = UART_ERRATA_CLOCK_DISABLE;
  923. static const u8 am3352_habit = OMAP_DMA_TX_KICK | UART_ERRATA_CLOCK_DISABLE;
  924. static const u8 dra742_habit = UART_ERRATA_CLOCK_DISABLE;
  925. static const struct of_device_id omap8250_dt_ids[] = {
  926. { .compatible = "ti,am654-uart" },
  927. { .compatible = "ti,omap2-uart" },
  928. { .compatible = "ti,omap3-uart" },
  929. { .compatible = "ti,omap4-uart", .data = &omap4_habit, },
  930. { .compatible = "ti,am3352-uart", .data = &am3352_habit, },
  931. { .compatible = "ti,am4372-uart", .data = &am3352_habit, },
  932. { .compatible = "ti,dra742-uart", .data = &dra742_habit, },
  933. {},
  934. };
  935. MODULE_DEVICE_TABLE(of, omap8250_dt_ids);
  936. static int omap8250_probe(struct platform_device *pdev)
  937. {
  938. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  939. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  940. struct omap8250_priv *priv;
  941. struct uart_8250_port up;
  942. int ret;
  943. void __iomem *membase;
  944. if (!regs || !irq) {
  945. dev_err(&pdev->dev, "missing registers or irq\n");
  946. return -EINVAL;
  947. }
  948. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  949. if (!priv)
  950. return -ENOMEM;
  951. membase = devm_ioremap_nocache(&pdev->dev, regs->start,
  952. resource_size(regs));
  953. if (!membase)
  954. return -ENODEV;
  955. memset(&up, 0, sizeof(up));
  956. up.port.dev = &pdev->dev;
  957. up.port.mapbase = regs->start;
  958. up.port.membase = membase;
  959. up.port.irq = irq->start;
  960. /*
  961. * It claims to be 16C750 compatible however it is a little different.
  962. * It has EFR and has no FCR7_64byte bit. The AFE (which it claims to
  963. * have) is enabled via EFR instead of MCR. The type is set here 8250
  964. * just to get things going. UNKNOWN does not work for a few reasons and
  965. * we don't need our own type since we don't use 8250's set_termios()
  966. * or pm callback.
  967. */
  968. up.port.type = PORT_8250;
  969. up.port.iotype = UPIO_MEM;
  970. up.port.flags = UPF_FIXED_PORT | UPF_FIXED_TYPE | UPF_SOFT_FLOW |
  971. UPF_HARD_FLOW;
  972. up.port.private_data = priv;
  973. up.port.regshift = 2;
  974. up.port.fifosize = 64;
  975. up.tx_loadsz = 64;
  976. up.capabilities = UART_CAP_FIFO;
  977. #ifdef CONFIG_PM
  978. /*
  979. * Runtime PM is mostly transparent. However to do it right we need to a
  980. * TX empty interrupt before we can put the device to auto idle. So if
  981. * PM is not enabled we don't add that flag and can spare that one extra
  982. * interrupt in the TX path.
  983. */
  984. up.capabilities |= UART_CAP_RPM;
  985. #endif
  986. up.port.set_termios = omap_8250_set_termios;
  987. up.port.set_mctrl = omap8250_set_mctrl;
  988. up.port.pm = omap_8250_pm;
  989. up.port.startup = omap_8250_startup;
  990. up.port.shutdown = omap_8250_shutdown;
  991. up.port.throttle = omap_8250_throttle;
  992. up.port.unthrottle = omap_8250_unthrottle;
  993. up.port.rs485_config = omap_8250_rs485_config;
  994. if (pdev->dev.of_node) {
  995. const struct of_device_id *id;
  996. ret = of_alias_get_id(pdev->dev.of_node, "serial");
  997. of_property_read_u32(pdev->dev.of_node, "clock-frequency",
  998. &up.port.uartclk);
  999. priv->wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1000. id = of_match_device(of_match_ptr(omap8250_dt_ids), &pdev->dev);
  1001. if (id && id->data)
  1002. priv->habit |= *(u8 *)id->data;
  1003. } else {
  1004. ret = pdev->id;
  1005. }
  1006. if (ret < 0) {
  1007. dev_err(&pdev->dev, "failed to get alias/pdev id\n");
  1008. return ret;
  1009. }
  1010. up.port.line = ret;
  1011. if (!up.port.uartclk) {
  1012. up.port.uartclk = DEFAULT_CLK_SPEED;
  1013. dev_warn(&pdev->dev,
  1014. "No clock speed specified: using default: %d\n",
  1015. DEFAULT_CLK_SPEED);
  1016. }
  1017. priv->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1018. priv->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1019. pm_qos_add_request(&priv->pm_qos_request, PM_QOS_CPU_DMA_LATENCY,
  1020. priv->latency);
  1021. INIT_WORK(&priv->qos_work, omap8250_uart_qos_work);
  1022. spin_lock_init(&priv->rx_dma_lock);
  1023. device_init_wakeup(&pdev->dev, true);
  1024. pm_runtime_enable(&pdev->dev);
  1025. pm_runtime_use_autosuspend(&pdev->dev);
  1026. pm_runtime_set_autosuspend_delay(&pdev->dev, -1);
  1027. pm_runtime_irq_safe(&pdev->dev);
  1028. pm_runtime_get_sync(&pdev->dev);
  1029. omap_serial_fill_features_erratas(&up, priv);
  1030. up.port.handle_irq = omap8250_no_handle_irq;
  1031. #ifdef CONFIG_SERIAL_8250_DMA
  1032. if (pdev->dev.of_node) {
  1033. /*
  1034. * Oh DMA support. If there are no DMA properties in the DT then
  1035. * we will fall back to a generic DMA channel which does not
  1036. * really work here. To ensure that we do not get a generic DMA
  1037. * channel assigned, we have the the_no_dma_filter_fn() here.
  1038. * To avoid "failed to request DMA" messages we check for DMA
  1039. * properties in DT.
  1040. */
  1041. ret = of_property_count_strings(pdev->dev.of_node, "dma-names");
  1042. if (ret == 2) {
  1043. up.dma = &priv->omap8250_dma;
  1044. priv->omap8250_dma.fn = the_no_dma_filter_fn;
  1045. priv->omap8250_dma.tx_dma = omap_8250_tx_dma;
  1046. priv->omap8250_dma.rx_dma = omap_8250_rx_dma;
  1047. priv->omap8250_dma.rx_size = RX_TRIGGER;
  1048. priv->omap8250_dma.rxconf.src_maxburst = RX_TRIGGER;
  1049. priv->omap8250_dma.txconf.dst_maxburst = TX_TRIGGER;
  1050. }
  1051. }
  1052. #endif
  1053. ret = serial8250_register_8250_port(&up);
  1054. if (ret < 0) {
  1055. dev_err(&pdev->dev, "unable to register 8250 port\n");
  1056. goto err;
  1057. }
  1058. priv->line = ret;
  1059. platform_set_drvdata(pdev, priv);
  1060. pm_runtime_mark_last_busy(&pdev->dev);
  1061. pm_runtime_put_autosuspend(&pdev->dev);
  1062. return 0;
  1063. err:
  1064. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1065. pm_runtime_put_sync(&pdev->dev);
  1066. pm_runtime_disable(&pdev->dev);
  1067. return ret;
  1068. }
  1069. static int omap8250_remove(struct platform_device *pdev)
  1070. {
  1071. struct omap8250_priv *priv = platform_get_drvdata(pdev);
  1072. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1073. pm_runtime_put_sync(&pdev->dev);
  1074. pm_runtime_disable(&pdev->dev);
  1075. serial8250_unregister_port(priv->line);
  1076. pm_qos_remove_request(&priv->pm_qos_request);
  1077. device_init_wakeup(&pdev->dev, false);
  1078. return 0;
  1079. }
  1080. #ifdef CONFIG_PM_SLEEP
  1081. static int omap8250_prepare(struct device *dev)
  1082. {
  1083. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1084. if (!priv)
  1085. return 0;
  1086. priv->is_suspending = true;
  1087. return 0;
  1088. }
  1089. static void omap8250_complete(struct device *dev)
  1090. {
  1091. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1092. if (!priv)
  1093. return;
  1094. priv->is_suspending = false;
  1095. }
  1096. static int omap8250_suspend(struct device *dev)
  1097. {
  1098. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1099. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1100. serial8250_suspend_port(priv->line);
  1101. pm_runtime_get_sync(dev);
  1102. if (!device_may_wakeup(dev))
  1103. priv->wer = 0;
  1104. serial_out(up, UART_OMAP_WER, priv->wer);
  1105. pm_runtime_mark_last_busy(dev);
  1106. pm_runtime_put_autosuspend(dev);
  1107. flush_work(&priv->qos_work);
  1108. return 0;
  1109. }
  1110. static int omap8250_resume(struct device *dev)
  1111. {
  1112. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1113. serial8250_resume_port(priv->line);
  1114. return 0;
  1115. }
  1116. #else
  1117. #define omap8250_prepare NULL
  1118. #define omap8250_complete NULL
  1119. #endif
  1120. #ifdef CONFIG_PM
  1121. static int omap8250_lost_context(struct uart_8250_port *up)
  1122. {
  1123. u32 val;
  1124. val = serial_in(up, UART_OMAP_SCR);
  1125. /*
  1126. * If we lose context, then SCR is set to its reset value of zero.
  1127. * After set_termios() we set bit 3 of SCR (TX_EMPTY_CTL_IT) to 1,
  1128. * among other bits, to never set the register back to zero again.
  1129. */
  1130. if (!val)
  1131. return 1;
  1132. return 0;
  1133. }
  1134. /* TODO: in future, this should happen via API in drivers/reset/ */
  1135. static int omap8250_soft_reset(struct device *dev)
  1136. {
  1137. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1138. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1139. int timeout = 100;
  1140. int sysc;
  1141. int syss;
  1142. /*
  1143. * At least on omap4, unused uarts may not idle after reset without
  1144. * a basic scr dma configuration even with no dma in use. The
  1145. * module clkctrl status bits will be 1 instead of 3 blocking idle
  1146. * for the whole clockdomain. The softreset below will clear scr,
  1147. * and we restore it on resume so this is safe to do on all SoCs
  1148. * needing omap8250_soft_reset() quirk. Do it in two writes as
  1149. * recommended in the comment for omap8250_update_scr().
  1150. */
  1151. serial_out(up, UART_OMAP_SCR, OMAP_UART_SCR_DMAMODE_1);
  1152. serial_out(up, UART_OMAP_SCR,
  1153. OMAP_UART_SCR_DMAMODE_1 | OMAP_UART_SCR_DMAMODE_CTL);
  1154. sysc = serial_in(up, UART_OMAP_SYSC);
  1155. /* softreset the UART */
  1156. sysc |= OMAP_UART_SYSC_SOFTRESET;
  1157. serial_out(up, UART_OMAP_SYSC, sysc);
  1158. /* By experiments, 1us enough for reset complete on AM335x */
  1159. do {
  1160. udelay(1);
  1161. syss = serial_in(up, UART_OMAP_SYSS);
  1162. } while (--timeout && !(syss & OMAP_UART_SYSS_RESETDONE));
  1163. if (!timeout) {
  1164. dev_err(dev, "timed out waiting for reset done\n");
  1165. return -ETIMEDOUT;
  1166. }
  1167. return 0;
  1168. }
  1169. static int omap8250_runtime_suspend(struct device *dev)
  1170. {
  1171. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1172. struct uart_8250_port *up;
  1173. /* In case runtime-pm tries this before we are setup */
  1174. if (!priv)
  1175. return 0;
  1176. up = serial8250_get_port(priv->line);
  1177. /*
  1178. * When using 'no_console_suspend', the console UART must not be
  1179. * suspended. Since driver suspend is managed by runtime suspend,
  1180. * preventing runtime suspend (by returning error) will keep device
  1181. * active during suspend.
  1182. */
  1183. if (priv->is_suspending && !console_suspend_enabled) {
  1184. if (uart_console(&up->port))
  1185. return -EBUSY;
  1186. }
  1187. if (priv->habit & UART_ERRATA_CLOCK_DISABLE) {
  1188. int ret;
  1189. ret = omap8250_soft_reset(dev);
  1190. if (ret)
  1191. return ret;
  1192. /* Restore to UART mode after reset (for wakeup) */
  1193. omap8250_update_mdr1(up, priv);
  1194. /* Restore wakeup enable register */
  1195. serial_out(up, UART_OMAP_WER, priv->wer);
  1196. }
  1197. if (up->dma && up->dma->rxchan)
  1198. omap_8250_rx_dma_flush(up);
  1199. priv->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1200. schedule_work(&priv->qos_work);
  1201. return 0;
  1202. }
  1203. static int omap8250_runtime_resume(struct device *dev)
  1204. {
  1205. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1206. struct uart_8250_port *up;
  1207. /* In case runtime-pm tries this before we are setup */
  1208. if (!priv)
  1209. return 0;
  1210. up = serial8250_get_port(priv->line);
  1211. if (omap8250_lost_context(up))
  1212. omap8250_restore_regs(up);
  1213. if (up->dma && up->dma->rxchan)
  1214. omap_8250_rx_dma(up);
  1215. priv->latency = priv->calc_latency;
  1216. schedule_work(&priv->qos_work);
  1217. return 0;
  1218. }
  1219. #endif
  1220. #ifdef CONFIG_SERIAL_8250_OMAP_TTYO_FIXUP
  1221. static int __init omap8250_console_fixup(void)
  1222. {
  1223. char *omap_str;
  1224. char *options;
  1225. u8 idx;
  1226. if (strstr(boot_command_line, "console=ttyS"))
  1227. /* user set a ttyS based name for the console */
  1228. return 0;
  1229. omap_str = strstr(boot_command_line, "console=ttyO");
  1230. if (!omap_str)
  1231. /* user did not set ttyO based console, so we don't care */
  1232. return 0;
  1233. omap_str += 12;
  1234. if ('0' <= *omap_str && *omap_str <= '9')
  1235. idx = *omap_str - '0';
  1236. else
  1237. return 0;
  1238. omap_str++;
  1239. if (omap_str[0] == ',') {
  1240. omap_str++;
  1241. options = omap_str;
  1242. } else {
  1243. options = NULL;
  1244. }
  1245. add_preferred_console("ttyS", idx, options);
  1246. pr_err("WARNING: Your 'console=ttyO%d' has been replaced by 'ttyS%d'\n",
  1247. idx, idx);
  1248. pr_err("This ensures that you still see kernel messages. Please\n");
  1249. pr_err("update your kernel commandline.\n");
  1250. return 0;
  1251. }
  1252. console_initcall(omap8250_console_fixup);
  1253. #endif
  1254. static const struct dev_pm_ops omap8250_dev_pm_ops = {
  1255. SET_SYSTEM_SLEEP_PM_OPS(omap8250_suspend, omap8250_resume)
  1256. SET_RUNTIME_PM_OPS(omap8250_runtime_suspend,
  1257. omap8250_runtime_resume, NULL)
  1258. .prepare = omap8250_prepare,
  1259. .complete = omap8250_complete,
  1260. };
  1261. static struct platform_driver omap8250_platform_driver = {
  1262. .driver = {
  1263. .name = "omap8250",
  1264. .pm = &omap8250_dev_pm_ops,
  1265. .of_match_table = omap8250_dt_ids,
  1266. },
  1267. .probe = omap8250_probe,
  1268. .remove = omap8250_remove,
  1269. };
  1270. module_platform_driver(omap8250_platform_driver);
  1271. MODULE_AUTHOR("Sebastian Andrzej Siewior");
  1272. MODULE_DESCRIPTION("OMAP 8250 Driver");
  1273. MODULE_LICENSE("GPL v2");