fsl_lpuart.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Freescale lpuart serial port driver
  4. *
  5. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  6. */
  7. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  8. #define SUPPORT_SYSRQ
  9. #endif
  10. #include <linux/clk.h>
  11. #include <linux/console.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/dmaengine.h>
  14. #include <linux/dmapool.h>
  15. #include <linux/io.h>
  16. #include <linux/irq.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_dma.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/slab.h>
  23. #include <linux/tty_flip.h>
  24. /* All registers are 8-bit width */
  25. #define UARTBDH 0x00
  26. #define UARTBDL 0x01
  27. #define UARTCR1 0x02
  28. #define UARTCR2 0x03
  29. #define UARTSR1 0x04
  30. #define UARTCR3 0x06
  31. #define UARTDR 0x07
  32. #define UARTCR4 0x0a
  33. #define UARTCR5 0x0b
  34. #define UARTMODEM 0x0d
  35. #define UARTPFIFO 0x10
  36. #define UARTCFIFO 0x11
  37. #define UARTSFIFO 0x12
  38. #define UARTTWFIFO 0x13
  39. #define UARTTCFIFO 0x14
  40. #define UARTRWFIFO 0x15
  41. #define UARTBDH_LBKDIE 0x80
  42. #define UARTBDH_RXEDGIE 0x40
  43. #define UARTBDH_SBR_MASK 0x1f
  44. #define UARTCR1_LOOPS 0x80
  45. #define UARTCR1_RSRC 0x20
  46. #define UARTCR1_M 0x10
  47. #define UARTCR1_WAKE 0x08
  48. #define UARTCR1_ILT 0x04
  49. #define UARTCR1_PE 0x02
  50. #define UARTCR1_PT 0x01
  51. #define UARTCR2_TIE 0x80
  52. #define UARTCR2_TCIE 0x40
  53. #define UARTCR2_RIE 0x20
  54. #define UARTCR2_ILIE 0x10
  55. #define UARTCR2_TE 0x08
  56. #define UARTCR2_RE 0x04
  57. #define UARTCR2_RWU 0x02
  58. #define UARTCR2_SBK 0x01
  59. #define UARTSR1_TDRE 0x80
  60. #define UARTSR1_TC 0x40
  61. #define UARTSR1_RDRF 0x20
  62. #define UARTSR1_IDLE 0x10
  63. #define UARTSR1_OR 0x08
  64. #define UARTSR1_NF 0x04
  65. #define UARTSR1_FE 0x02
  66. #define UARTSR1_PE 0x01
  67. #define UARTCR3_R8 0x80
  68. #define UARTCR3_T8 0x40
  69. #define UARTCR3_TXDIR 0x20
  70. #define UARTCR3_TXINV 0x10
  71. #define UARTCR3_ORIE 0x08
  72. #define UARTCR3_NEIE 0x04
  73. #define UARTCR3_FEIE 0x02
  74. #define UARTCR3_PEIE 0x01
  75. #define UARTCR4_MAEN1 0x80
  76. #define UARTCR4_MAEN2 0x40
  77. #define UARTCR4_M10 0x20
  78. #define UARTCR4_BRFA_MASK 0x1f
  79. #define UARTCR4_BRFA_OFF 0
  80. #define UARTCR5_TDMAS 0x80
  81. #define UARTCR5_RDMAS 0x20
  82. #define UARTMODEM_RXRTSE 0x08
  83. #define UARTMODEM_TXRTSPOL 0x04
  84. #define UARTMODEM_TXRTSE 0x02
  85. #define UARTMODEM_TXCTSE 0x01
  86. #define UARTPFIFO_TXFE 0x80
  87. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  88. #define UARTPFIFO_TXSIZE_OFF 4
  89. #define UARTPFIFO_RXFE 0x08
  90. #define UARTPFIFO_RXSIZE_OFF 0
  91. #define UARTCFIFO_TXFLUSH 0x80
  92. #define UARTCFIFO_RXFLUSH 0x40
  93. #define UARTCFIFO_RXOFE 0x04
  94. #define UARTCFIFO_TXOFE 0x02
  95. #define UARTCFIFO_RXUFE 0x01
  96. #define UARTSFIFO_TXEMPT 0x80
  97. #define UARTSFIFO_RXEMPT 0x40
  98. #define UARTSFIFO_RXOF 0x04
  99. #define UARTSFIFO_TXOF 0x02
  100. #define UARTSFIFO_RXUF 0x01
  101. /* 32-bit register definition */
  102. #define UARTBAUD 0x00
  103. #define UARTSTAT 0x04
  104. #define UARTCTRL 0x08
  105. #define UARTDATA 0x0C
  106. #define UARTMATCH 0x10
  107. #define UARTMODIR 0x14
  108. #define UARTFIFO 0x18
  109. #define UARTWATER 0x1c
  110. #define UARTBAUD_MAEN1 0x80000000
  111. #define UARTBAUD_MAEN2 0x40000000
  112. #define UARTBAUD_M10 0x20000000
  113. #define UARTBAUD_TDMAE 0x00800000
  114. #define UARTBAUD_RDMAE 0x00200000
  115. #define UARTBAUD_MATCFG 0x00400000
  116. #define UARTBAUD_BOTHEDGE 0x00020000
  117. #define UARTBAUD_RESYNCDIS 0x00010000
  118. #define UARTBAUD_LBKDIE 0x00008000
  119. #define UARTBAUD_RXEDGIE 0x00004000
  120. #define UARTBAUD_SBNS 0x00002000
  121. #define UARTBAUD_SBR 0x00000000
  122. #define UARTBAUD_SBR_MASK 0x1fff
  123. #define UARTBAUD_OSR_MASK 0x1f
  124. #define UARTBAUD_OSR_SHIFT 24
  125. #define UARTSTAT_LBKDIF 0x80000000
  126. #define UARTSTAT_RXEDGIF 0x40000000
  127. #define UARTSTAT_MSBF 0x20000000
  128. #define UARTSTAT_RXINV 0x10000000
  129. #define UARTSTAT_RWUID 0x08000000
  130. #define UARTSTAT_BRK13 0x04000000
  131. #define UARTSTAT_LBKDE 0x02000000
  132. #define UARTSTAT_RAF 0x01000000
  133. #define UARTSTAT_TDRE 0x00800000
  134. #define UARTSTAT_TC 0x00400000
  135. #define UARTSTAT_RDRF 0x00200000
  136. #define UARTSTAT_IDLE 0x00100000
  137. #define UARTSTAT_OR 0x00080000
  138. #define UARTSTAT_NF 0x00040000
  139. #define UARTSTAT_FE 0x00020000
  140. #define UARTSTAT_PE 0x00010000
  141. #define UARTSTAT_MA1F 0x00008000
  142. #define UARTSTAT_M21F 0x00004000
  143. #define UARTCTRL_R8T9 0x80000000
  144. #define UARTCTRL_R9T8 0x40000000
  145. #define UARTCTRL_TXDIR 0x20000000
  146. #define UARTCTRL_TXINV 0x10000000
  147. #define UARTCTRL_ORIE 0x08000000
  148. #define UARTCTRL_NEIE 0x04000000
  149. #define UARTCTRL_FEIE 0x02000000
  150. #define UARTCTRL_PEIE 0x01000000
  151. #define UARTCTRL_TIE 0x00800000
  152. #define UARTCTRL_TCIE 0x00400000
  153. #define UARTCTRL_RIE 0x00200000
  154. #define UARTCTRL_ILIE 0x00100000
  155. #define UARTCTRL_TE 0x00080000
  156. #define UARTCTRL_RE 0x00040000
  157. #define UARTCTRL_RWU 0x00020000
  158. #define UARTCTRL_SBK 0x00010000
  159. #define UARTCTRL_MA1IE 0x00008000
  160. #define UARTCTRL_MA2IE 0x00004000
  161. #define UARTCTRL_IDLECFG 0x00000100
  162. #define UARTCTRL_LOOPS 0x00000080
  163. #define UARTCTRL_DOZEEN 0x00000040
  164. #define UARTCTRL_RSRC 0x00000020
  165. #define UARTCTRL_M 0x00000010
  166. #define UARTCTRL_WAKE 0x00000008
  167. #define UARTCTRL_ILT 0x00000004
  168. #define UARTCTRL_PE 0x00000002
  169. #define UARTCTRL_PT 0x00000001
  170. #define UARTDATA_NOISY 0x00008000
  171. #define UARTDATA_PARITYE 0x00004000
  172. #define UARTDATA_FRETSC 0x00002000
  173. #define UARTDATA_RXEMPT 0x00001000
  174. #define UARTDATA_IDLINE 0x00000800
  175. #define UARTDATA_MASK 0x3ff
  176. #define UARTMODIR_IREN 0x00020000
  177. #define UARTMODIR_TXCTSSRC 0x00000020
  178. #define UARTMODIR_TXCTSC 0x00000010
  179. #define UARTMODIR_RXRTSE 0x00000008
  180. #define UARTMODIR_TXRTSPOL 0x00000004
  181. #define UARTMODIR_TXRTSE 0x00000002
  182. #define UARTMODIR_TXCTSE 0x00000001
  183. #define UARTFIFO_TXEMPT 0x00800000
  184. #define UARTFIFO_RXEMPT 0x00400000
  185. #define UARTFIFO_TXOF 0x00020000
  186. #define UARTFIFO_RXUF 0x00010000
  187. #define UARTFIFO_TXFLUSH 0x00008000
  188. #define UARTFIFO_RXFLUSH 0x00004000
  189. #define UARTFIFO_TXOFE 0x00000200
  190. #define UARTFIFO_RXUFE 0x00000100
  191. #define UARTFIFO_TXFE 0x00000080
  192. #define UARTFIFO_FIFOSIZE_MASK 0x7
  193. #define UARTFIFO_TXSIZE_OFF 4
  194. #define UARTFIFO_RXFE 0x00000008
  195. #define UARTFIFO_RXSIZE_OFF 0
  196. #define UARTWATER_COUNT_MASK 0xff
  197. #define UARTWATER_TXCNT_OFF 8
  198. #define UARTWATER_RXCNT_OFF 24
  199. #define UARTWATER_WATER_MASK 0xff
  200. #define UARTWATER_TXWATER_OFF 0
  201. #define UARTWATER_RXWATER_OFF 16
  202. /* Rx DMA timeout in ms, which is used to calculate Rx ring buffer size */
  203. #define DMA_RX_TIMEOUT (10)
  204. #define DRIVER_NAME "fsl-lpuart"
  205. #define DEV_NAME "ttyLP"
  206. #define UART_NR 6
  207. /* IMX lpuart has four extra unused regs located at the beginning */
  208. #define IMX_REG_OFF 0x10
  209. struct lpuart_port {
  210. struct uart_port port;
  211. struct clk *clk;
  212. unsigned int txfifo_size;
  213. unsigned int rxfifo_size;
  214. bool lpuart_dma_tx_use;
  215. bool lpuart_dma_rx_use;
  216. struct dma_chan *dma_tx_chan;
  217. struct dma_chan *dma_rx_chan;
  218. struct dma_async_tx_descriptor *dma_tx_desc;
  219. struct dma_async_tx_descriptor *dma_rx_desc;
  220. dma_cookie_t dma_tx_cookie;
  221. dma_cookie_t dma_rx_cookie;
  222. unsigned int dma_tx_bytes;
  223. unsigned int dma_rx_bytes;
  224. bool dma_tx_in_progress;
  225. unsigned int dma_rx_timeout;
  226. struct timer_list lpuart_timer;
  227. struct scatterlist rx_sgl, tx_sgl[2];
  228. struct circ_buf rx_ring;
  229. int rx_dma_rng_buf_len;
  230. unsigned int dma_tx_nents;
  231. wait_queue_head_t dma_wait;
  232. };
  233. struct lpuart_soc_data {
  234. char iotype;
  235. u8 reg_off;
  236. };
  237. static const struct lpuart_soc_data vf_data = {
  238. .iotype = UPIO_MEM,
  239. };
  240. static const struct lpuart_soc_data ls_data = {
  241. .iotype = UPIO_MEM32BE,
  242. };
  243. static struct lpuart_soc_data imx_data = {
  244. .iotype = UPIO_MEM32,
  245. .reg_off = IMX_REG_OFF,
  246. };
  247. static const struct of_device_id lpuart_dt_ids[] = {
  248. { .compatible = "fsl,vf610-lpuart", .data = &vf_data, },
  249. { .compatible = "fsl,ls1021a-lpuart", .data = &ls_data, },
  250. { .compatible = "fsl,imx7ulp-lpuart", .data = &imx_data, },
  251. { /* sentinel */ }
  252. };
  253. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  254. /* Forward declare this for the dma callbacks*/
  255. static void lpuart_dma_tx_complete(void *arg);
  256. static inline u32 lpuart32_read(struct uart_port *port, u32 off)
  257. {
  258. switch (port->iotype) {
  259. case UPIO_MEM32:
  260. return readl(port->membase + off);
  261. case UPIO_MEM32BE:
  262. return ioread32be(port->membase + off);
  263. default:
  264. return 0;
  265. }
  266. }
  267. static inline void lpuart32_write(struct uart_port *port, u32 val,
  268. u32 off)
  269. {
  270. switch (port->iotype) {
  271. case UPIO_MEM32:
  272. writel(val, port->membase + off);
  273. break;
  274. case UPIO_MEM32BE:
  275. iowrite32be(val, port->membase + off);
  276. break;
  277. }
  278. }
  279. static void lpuart_stop_tx(struct uart_port *port)
  280. {
  281. unsigned char temp;
  282. temp = readb(port->membase + UARTCR2);
  283. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  284. writeb(temp, port->membase + UARTCR2);
  285. }
  286. static void lpuart32_stop_tx(struct uart_port *port)
  287. {
  288. unsigned long temp;
  289. temp = lpuart32_read(port, UARTCTRL);
  290. temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
  291. lpuart32_write(port, temp, UARTCTRL);
  292. }
  293. static void lpuart_stop_rx(struct uart_port *port)
  294. {
  295. unsigned char temp;
  296. temp = readb(port->membase + UARTCR2);
  297. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  298. }
  299. static void lpuart32_stop_rx(struct uart_port *port)
  300. {
  301. unsigned long temp;
  302. temp = lpuart32_read(port, UARTCTRL);
  303. lpuart32_write(port, temp & ~UARTCTRL_RE, UARTCTRL);
  304. }
  305. static void lpuart_dma_tx(struct lpuart_port *sport)
  306. {
  307. struct circ_buf *xmit = &sport->port.state->xmit;
  308. struct scatterlist *sgl = sport->tx_sgl;
  309. struct device *dev = sport->port.dev;
  310. int ret;
  311. if (sport->dma_tx_in_progress)
  312. return;
  313. sport->dma_tx_bytes = uart_circ_chars_pending(xmit);
  314. if (xmit->tail < xmit->head || xmit->head == 0) {
  315. sport->dma_tx_nents = 1;
  316. sg_init_one(sgl, xmit->buf + xmit->tail, sport->dma_tx_bytes);
  317. } else {
  318. sport->dma_tx_nents = 2;
  319. sg_init_table(sgl, 2);
  320. sg_set_buf(sgl, xmit->buf + xmit->tail,
  321. UART_XMIT_SIZE - xmit->tail);
  322. sg_set_buf(sgl + 1, xmit->buf, xmit->head);
  323. }
  324. ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  325. if (!ret) {
  326. dev_err(dev, "DMA mapping error for TX.\n");
  327. return;
  328. }
  329. sport->dma_tx_desc = dmaengine_prep_slave_sg(sport->dma_tx_chan, sgl,
  330. ret, DMA_MEM_TO_DEV,
  331. DMA_PREP_INTERRUPT);
  332. if (!sport->dma_tx_desc) {
  333. dma_unmap_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  334. dev_err(dev, "Cannot prepare TX slave DMA!\n");
  335. return;
  336. }
  337. sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
  338. sport->dma_tx_desc->callback_param = sport;
  339. sport->dma_tx_in_progress = true;
  340. sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
  341. dma_async_issue_pending(sport->dma_tx_chan);
  342. }
  343. static void lpuart_dma_tx_complete(void *arg)
  344. {
  345. struct lpuart_port *sport = arg;
  346. struct scatterlist *sgl = &sport->tx_sgl[0];
  347. struct circ_buf *xmit = &sport->port.state->xmit;
  348. unsigned long flags;
  349. spin_lock_irqsave(&sport->port.lock, flags);
  350. dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  351. xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
  352. sport->port.icount.tx += sport->dma_tx_bytes;
  353. sport->dma_tx_in_progress = false;
  354. spin_unlock_irqrestore(&sport->port.lock, flags);
  355. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  356. uart_write_wakeup(&sport->port);
  357. if (waitqueue_active(&sport->dma_wait)) {
  358. wake_up(&sport->dma_wait);
  359. return;
  360. }
  361. spin_lock_irqsave(&sport->port.lock, flags);
  362. if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
  363. lpuart_dma_tx(sport);
  364. spin_unlock_irqrestore(&sport->port.lock, flags);
  365. }
  366. static int lpuart_dma_tx_request(struct uart_port *port)
  367. {
  368. struct lpuart_port *sport = container_of(port,
  369. struct lpuart_port, port);
  370. struct dma_slave_config dma_tx_sconfig = {};
  371. int ret;
  372. dma_tx_sconfig.dst_addr = sport->port.mapbase + UARTDR;
  373. dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  374. dma_tx_sconfig.dst_maxburst = 1;
  375. dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
  376. ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
  377. if (ret) {
  378. dev_err(sport->port.dev,
  379. "DMA slave config failed, err = %d\n", ret);
  380. return ret;
  381. }
  382. return 0;
  383. }
  384. static void lpuart_flush_buffer(struct uart_port *port)
  385. {
  386. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  387. if (sport->lpuart_dma_tx_use) {
  388. if (sport->dma_tx_in_progress) {
  389. dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
  390. sport->dma_tx_nents, DMA_TO_DEVICE);
  391. sport->dma_tx_in_progress = false;
  392. }
  393. dmaengine_terminate_all(sport->dma_tx_chan);
  394. }
  395. }
  396. #if defined(CONFIG_CONSOLE_POLL)
  397. static int lpuart_poll_init(struct uart_port *port)
  398. {
  399. struct lpuart_port *sport = container_of(port,
  400. struct lpuart_port, port);
  401. unsigned long flags;
  402. unsigned char temp;
  403. sport->port.fifosize = 0;
  404. spin_lock_irqsave(&sport->port.lock, flags);
  405. /* Disable Rx & Tx */
  406. writeb(0, sport->port.membase + UARTCR2);
  407. temp = readb(sport->port.membase + UARTPFIFO);
  408. /* Enable Rx and Tx FIFO */
  409. writeb(temp | UARTPFIFO_RXFE | UARTPFIFO_TXFE,
  410. sport->port.membase + UARTPFIFO);
  411. /* flush Tx and Rx FIFO */
  412. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  413. sport->port.membase + UARTCFIFO);
  414. /* explicitly clear RDRF */
  415. if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
  416. readb(sport->port.membase + UARTDR);
  417. writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
  418. }
  419. writeb(0, sport->port.membase + UARTTWFIFO);
  420. writeb(1, sport->port.membase + UARTRWFIFO);
  421. /* Enable Rx and Tx */
  422. writeb(UARTCR2_RE | UARTCR2_TE, sport->port.membase + UARTCR2);
  423. spin_unlock_irqrestore(&sport->port.lock, flags);
  424. return 0;
  425. }
  426. static void lpuart_poll_put_char(struct uart_port *port, unsigned char c)
  427. {
  428. /* drain */
  429. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  430. barrier();
  431. writeb(c, port->membase + UARTDR);
  432. }
  433. static int lpuart_poll_get_char(struct uart_port *port)
  434. {
  435. if (!(readb(port->membase + UARTSR1) & UARTSR1_RDRF))
  436. return NO_POLL_CHAR;
  437. return readb(port->membase + UARTDR);
  438. }
  439. static int lpuart32_poll_init(struct uart_port *port)
  440. {
  441. unsigned long flags;
  442. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  443. u32 temp;
  444. sport->port.fifosize = 0;
  445. spin_lock_irqsave(&sport->port.lock, flags);
  446. /* Disable Rx & Tx */
  447. lpuart32_write(&sport->port, UARTCTRL, 0);
  448. temp = lpuart32_read(&sport->port, UARTFIFO);
  449. /* Enable Rx and Tx FIFO */
  450. lpuart32_write(&sport->port, UARTFIFO,
  451. temp | UARTFIFO_RXFE | UARTFIFO_TXFE);
  452. /* flush Tx and Rx FIFO */
  453. lpuart32_write(&sport->port, UARTFIFO,
  454. UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH);
  455. /* explicitly clear RDRF */
  456. if (lpuart32_read(&sport->port, UARTSTAT) & UARTSTAT_RDRF) {
  457. lpuart32_read(&sport->port, UARTDATA);
  458. lpuart32_write(&sport->port, UARTFIFO, UARTFIFO_RXUF);
  459. }
  460. /* Enable Rx and Tx */
  461. lpuart32_write(&sport->port, UARTCTRL, UARTCTRL_RE | UARTCTRL_TE);
  462. spin_unlock_irqrestore(&sport->port.lock, flags);
  463. return 0;
  464. }
  465. static void lpuart32_poll_put_char(struct uart_port *port, unsigned char c)
  466. {
  467. while (!(lpuart32_read(port, UARTSTAT) & UARTSTAT_TDRE))
  468. barrier();
  469. lpuart32_write(port, UARTDATA, c);
  470. }
  471. static int lpuart32_poll_get_char(struct uart_port *port)
  472. {
  473. if (!(lpuart32_read(port, UARTWATER) >> UARTWATER_RXCNT_OFF))
  474. return NO_POLL_CHAR;
  475. return lpuart32_read(port, UARTDATA);
  476. }
  477. #endif
  478. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  479. {
  480. struct circ_buf *xmit = &sport->port.state->xmit;
  481. while (!uart_circ_empty(xmit) &&
  482. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  483. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  484. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  485. sport->port.icount.tx++;
  486. }
  487. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  488. uart_write_wakeup(&sport->port);
  489. if (uart_circ_empty(xmit))
  490. lpuart_stop_tx(&sport->port);
  491. }
  492. static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
  493. {
  494. struct circ_buf *xmit = &sport->port.state->xmit;
  495. unsigned long txcnt;
  496. txcnt = lpuart32_read(&sport->port, UARTWATER);
  497. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  498. txcnt &= UARTWATER_COUNT_MASK;
  499. while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
  500. lpuart32_write(&sport->port, xmit->buf[xmit->tail], UARTDATA);
  501. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  502. sport->port.icount.tx++;
  503. txcnt = lpuart32_read(&sport->port, UARTWATER);
  504. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  505. txcnt &= UARTWATER_COUNT_MASK;
  506. }
  507. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  508. uart_write_wakeup(&sport->port);
  509. if (uart_circ_empty(xmit))
  510. lpuart32_stop_tx(&sport->port);
  511. }
  512. static void lpuart_start_tx(struct uart_port *port)
  513. {
  514. struct lpuart_port *sport = container_of(port,
  515. struct lpuart_port, port);
  516. struct circ_buf *xmit = &sport->port.state->xmit;
  517. unsigned char temp;
  518. temp = readb(port->membase + UARTCR2);
  519. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  520. if (sport->lpuart_dma_tx_use) {
  521. if (!uart_circ_empty(xmit) && !uart_tx_stopped(port))
  522. lpuart_dma_tx(sport);
  523. } else {
  524. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  525. lpuart_transmit_buffer(sport);
  526. }
  527. }
  528. static void lpuart32_start_tx(struct uart_port *port)
  529. {
  530. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  531. unsigned long temp;
  532. temp = lpuart32_read(port, UARTCTRL);
  533. lpuart32_write(port, temp | UARTCTRL_TIE, UARTCTRL);
  534. if (lpuart32_read(port, UARTSTAT) & UARTSTAT_TDRE)
  535. lpuart32_transmit_buffer(sport);
  536. }
  537. /* return TIOCSER_TEMT when transmitter is not busy */
  538. static unsigned int lpuart_tx_empty(struct uart_port *port)
  539. {
  540. struct lpuart_port *sport = container_of(port,
  541. struct lpuart_port, port);
  542. unsigned char sr1 = readb(port->membase + UARTSR1);
  543. unsigned char sfifo = readb(port->membase + UARTSFIFO);
  544. if (sport->dma_tx_in_progress)
  545. return 0;
  546. if (sr1 & UARTSR1_TC && sfifo & UARTSFIFO_TXEMPT)
  547. return TIOCSER_TEMT;
  548. return 0;
  549. }
  550. static unsigned int lpuart32_tx_empty(struct uart_port *port)
  551. {
  552. return (lpuart32_read(port, UARTSTAT) & UARTSTAT_TC) ?
  553. TIOCSER_TEMT : 0;
  554. }
  555. static bool lpuart_is_32(struct lpuart_port *sport)
  556. {
  557. return sport->port.iotype == UPIO_MEM32 ||
  558. sport->port.iotype == UPIO_MEM32BE;
  559. }
  560. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  561. {
  562. struct lpuart_port *sport = dev_id;
  563. struct circ_buf *xmit = &sport->port.state->xmit;
  564. unsigned long flags;
  565. spin_lock_irqsave(&sport->port.lock, flags);
  566. if (sport->port.x_char) {
  567. if (lpuart_is_32(sport))
  568. lpuart32_write(&sport->port, sport->port.x_char, UARTDATA);
  569. else
  570. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  571. goto out;
  572. }
  573. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  574. if (lpuart_is_32(sport))
  575. lpuart32_stop_tx(&sport->port);
  576. else
  577. lpuart_stop_tx(&sport->port);
  578. goto out;
  579. }
  580. if (lpuart_is_32(sport))
  581. lpuart32_transmit_buffer(sport);
  582. else
  583. lpuart_transmit_buffer(sport);
  584. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  585. uart_write_wakeup(&sport->port);
  586. out:
  587. spin_unlock_irqrestore(&sport->port.lock, flags);
  588. return IRQ_HANDLED;
  589. }
  590. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  591. {
  592. struct lpuart_port *sport = dev_id;
  593. unsigned int flg, ignored = 0;
  594. struct tty_port *port = &sport->port.state->port;
  595. unsigned long flags;
  596. unsigned char rx, sr;
  597. spin_lock_irqsave(&sport->port.lock, flags);
  598. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  599. flg = TTY_NORMAL;
  600. sport->port.icount.rx++;
  601. /*
  602. * to clear the FE, OR, NF, FE, PE flags,
  603. * read SR1 then read DR
  604. */
  605. sr = readb(sport->port.membase + UARTSR1);
  606. rx = readb(sport->port.membase + UARTDR);
  607. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  608. continue;
  609. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  610. if (sr & UARTSR1_PE)
  611. sport->port.icount.parity++;
  612. else if (sr & UARTSR1_FE)
  613. sport->port.icount.frame++;
  614. if (sr & UARTSR1_OR)
  615. sport->port.icount.overrun++;
  616. if (sr & sport->port.ignore_status_mask) {
  617. if (++ignored > 100)
  618. goto out;
  619. continue;
  620. }
  621. sr &= sport->port.read_status_mask;
  622. if (sr & UARTSR1_PE)
  623. flg = TTY_PARITY;
  624. else if (sr & UARTSR1_FE)
  625. flg = TTY_FRAME;
  626. if (sr & UARTSR1_OR)
  627. flg = TTY_OVERRUN;
  628. #ifdef SUPPORT_SYSRQ
  629. sport->port.sysrq = 0;
  630. #endif
  631. }
  632. tty_insert_flip_char(port, rx, flg);
  633. }
  634. out:
  635. spin_unlock_irqrestore(&sport->port.lock, flags);
  636. tty_flip_buffer_push(port);
  637. return IRQ_HANDLED;
  638. }
  639. static irqreturn_t lpuart32_rxint(int irq, void *dev_id)
  640. {
  641. struct lpuart_port *sport = dev_id;
  642. unsigned int flg, ignored = 0;
  643. struct tty_port *port = &sport->port.state->port;
  644. unsigned long flags;
  645. unsigned long rx, sr;
  646. spin_lock_irqsave(&sport->port.lock, flags);
  647. while (!(lpuart32_read(&sport->port, UARTFIFO) & UARTFIFO_RXEMPT)) {
  648. flg = TTY_NORMAL;
  649. sport->port.icount.rx++;
  650. /*
  651. * to clear the FE, OR, NF, FE, PE flags,
  652. * read STAT then read DATA reg
  653. */
  654. sr = lpuart32_read(&sport->port, UARTSTAT);
  655. rx = lpuart32_read(&sport->port, UARTDATA);
  656. rx &= 0x3ff;
  657. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  658. continue;
  659. if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
  660. if (sr & UARTSTAT_PE)
  661. sport->port.icount.parity++;
  662. else if (sr & UARTSTAT_FE)
  663. sport->port.icount.frame++;
  664. if (sr & UARTSTAT_OR)
  665. sport->port.icount.overrun++;
  666. if (sr & sport->port.ignore_status_mask) {
  667. if (++ignored > 100)
  668. goto out;
  669. continue;
  670. }
  671. sr &= sport->port.read_status_mask;
  672. if (sr & UARTSTAT_PE)
  673. flg = TTY_PARITY;
  674. else if (sr & UARTSTAT_FE)
  675. flg = TTY_FRAME;
  676. if (sr & UARTSTAT_OR)
  677. flg = TTY_OVERRUN;
  678. #ifdef SUPPORT_SYSRQ
  679. sport->port.sysrq = 0;
  680. #endif
  681. }
  682. tty_insert_flip_char(port, rx, flg);
  683. }
  684. out:
  685. spin_unlock_irqrestore(&sport->port.lock, flags);
  686. tty_flip_buffer_push(port);
  687. return IRQ_HANDLED;
  688. }
  689. static irqreturn_t lpuart_int(int irq, void *dev_id)
  690. {
  691. struct lpuart_port *sport = dev_id;
  692. unsigned char sts;
  693. sts = readb(sport->port.membase + UARTSR1);
  694. if (sts & UARTSR1_RDRF)
  695. lpuart_rxint(irq, dev_id);
  696. if (sts & UARTSR1_TDRE)
  697. lpuart_txint(irq, dev_id);
  698. return IRQ_HANDLED;
  699. }
  700. static irqreturn_t lpuart32_int(int irq, void *dev_id)
  701. {
  702. struct lpuart_port *sport = dev_id;
  703. unsigned long sts, rxcount;
  704. sts = lpuart32_read(&sport->port, UARTSTAT);
  705. rxcount = lpuart32_read(&sport->port, UARTWATER);
  706. rxcount = rxcount >> UARTWATER_RXCNT_OFF;
  707. if (sts & UARTSTAT_RDRF || rxcount > 0)
  708. lpuart32_rxint(irq, dev_id);
  709. if ((sts & UARTSTAT_TDRE) &&
  710. !(lpuart32_read(&sport->port, UARTBAUD) & UARTBAUD_TDMAE))
  711. lpuart_txint(irq, dev_id);
  712. lpuart32_write(&sport->port, sts, UARTSTAT);
  713. return IRQ_HANDLED;
  714. }
  715. static void lpuart_copy_rx_to_tty(struct lpuart_port *sport)
  716. {
  717. struct tty_port *port = &sport->port.state->port;
  718. struct dma_tx_state state;
  719. enum dma_status dmastat;
  720. struct circ_buf *ring = &sport->rx_ring;
  721. unsigned long flags;
  722. int count = 0;
  723. unsigned char sr;
  724. sr = readb(sport->port.membase + UARTSR1);
  725. if (sr & (UARTSR1_PE | UARTSR1_FE)) {
  726. /* Read DR to clear the error flags */
  727. readb(sport->port.membase + UARTDR);
  728. if (sr & UARTSR1_PE)
  729. sport->port.icount.parity++;
  730. else if (sr & UARTSR1_FE)
  731. sport->port.icount.frame++;
  732. }
  733. async_tx_ack(sport->dma_rx_desc);
  734. spin_lock_irqsave(&sport->port.lock, flags);
  735. dmastat = dmaengine_tx_status(sport->dma_rx_chan,
  736. sport->dma_rx_cookie,
  737. &state);
  738. if (dmastat == DMA_ERROR) {
  739. dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
  740. spin_unlock_irqrestore(&sport->port.lock, flags);
  741. return;
  742. }
  743. /* CPU claims ownership of RX DMA buffer */
  744. dma_sync_sg_for_cpu(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  745. /*
  746. * ring->head points to the end of data already written by the DMA.
  747. * ring->tail points to the beginning of data to be read by the
  748. * framework.
  749. * The current transfer size should not be larger than the dma buffer
  750. * length.
  751. */
  752. ring->head = sport->rx_sgl.length - state.residue;
  753. BUG_ON(ring->head > sport->rx_sgl.length);
  754. /*
  755. * At this point ring->head may point to the first byte right after the
  756. * last byte of the dma buffer:
  757. * 0 <= ring->head <= sport->rx_sgl.length
  758. *
  759. * However ring->tail must always points inside the dma buffer:
  760. * 0 <= ring->tail <= sport->rx_sgl.length - 1
  761. *
  762. * Since we use a ring buffer, we have to handle the case
  763. * where head is lower than tail. In such a case, we first read from
  764. * tail to the end of the buffer then reset tail.
  765. */
  766. if (ring->head < ring->tail) {
  767. count = sport->rx_sgl.length - ring->tail;
  768. tty_insert_flip_string(port, ring->buf + ring->tail, count);
  769. ring->tail = 0;
  770. sport->port.icount.rx += count;
  771. }
  772. /* Finally we read data from tail to head */
  773. if (ring->tail < ring->head) {
  774. count = ring->head - ring->tail;
  775. tty_insert_flip_string(port, ring->buf + ring->tail, count);
  776. /* Wrap ring->head if needed */
  777. if (ring->head >= sport->rx_sgl.length)
  778. ring->head = 0;
  779. ring->tail = ring->head;
  780. sport->port.icount.rx += count;
  781. }
  782. dma_sync_sg_for_device(sport->port.dev, &sport->rx_sgl, 1,
  783. DMA_FROM_DEVICE);
  784. spin_unlock_irqrestore(&sport->port.lock, flags);
  785. tty_flip_buffer_push(port);
  786. mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
  787. }
  788. static void lpuart_dma_rx_complete(void *arg)
  789. {
  790. struct lpuart_port *sport = arg;
  791. lpuart_copy_rx_to_tty(sport);
  792. }
  793. static void lpuart_timer_func(struct timer_list *t)
  794. {
  795. struct lpuart_port *sport = from_timer(sport, t, lpuart_timer);
  796. lpuart_copy_rx_to_tty(sport);
  797. }
  798. static inline int lpuart_start_rx_dma(struct lpuart_port *sport)
  799. {
  800. struct dma_slave_config dma_rx_sconfig = {};
  801. struct circ_buf *ring = &sport->rx_ring;
  802. int ret, nent;
  803. int bits, baud;
  804. struct tty_port *port = &sport->port.state->port;
  805. struct tty_struct *tty = port->tty;
  806. struct ktermios *termios = &tty->termios;
  807. baud = tty_get_baud_rate(tty);
  808. bits = (termios->c_cflag & CSIZE) == CS7 ? 9 : 10;
  809. if (termios->c_cflag & PARENB)
  810. bits++;
  811. /*
  812. * Calculate length of one DMA buffer size to keep latency below
  813. * 10ms at any baud rate.
  814. */
  815. sport->rx_dma_rng_buf_len = (DMA_RX_TIMEOUT * baud / bits / 1000) * 2;
  816. sport->rx_dma_rng_buf_len = (1 << (fls(sport->rx_dma_rng_buf_len) - 1));
  817. if (sport->rx_dma_rng_buf_len < 16)
  818. sport->rx_dma_rng_buf_len = 16;
  819. ring->buf = kmalloc(sport->rx_dma_rng_buf_len, GFP_ATOMIC);
  820. if (!ring->buf) {
  821. dev_err(sport->port.dev, "Ring buf alloc failed\n");
  822. return -ENOMEM;
  823. }
  824. sg_init_one(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
  825. sg_set_buf(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
  826. nent = dma_map_sg(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  827. if (!nent) {
  828. dev_err(sport->port.dev, "DMA Rx mapping error\n");
  829. return -EINVAL;
  830. }
  831. dma_rx_sconfig.src_addr = sport->port.mapbase + UARTDR;
  832. dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  833. dma_rx_sconfig.src_maxburst = 1;
  834. dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
  835. ret = dmaengine_slave_config(sport->dma_rx_chan, &dma_rx_sconfig);
  836. if (ret < 0) {
  837. dev_err(sport->port.dev,
  838. "DMA Rx slave config failed, err = %d\n", ret);
  839. return ret;
  840. }
  841. sport->dma_rx_desc = dmaengine_prep_dma_cyclic(sport->dma_rx_chan,
  842. sg_dma_address(&sport->rx_sgl),
  843. sport->rx_sgl.length,
  844. sport->rx_sgl.length / 2,
  845. DMA_DEV_TO_MEM,
  846. DMA_PREP_INTERRUPT);
  847. if (!sport->dma_rx_desc) {
  848. dev_err(sport->port.dev, "Cannot prepare cyclic DMA\n");
  849. return -EFAULT;
  850. }
  851. sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
  852. sport->dma_rx_desc->callback_param = sport;
  853. sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
  854. dma_async_issue_pending(sport->dma_rx_chan);
  855. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_RDMAS,
  856. sport->port.membase + UARTCR5);
  857. return 0;
  858. }
  859. static void lpuart_dma_rx_free(struct uart_port *port)
  860. {
  861. struct lpuart_port *sport = container_of(port,
  862. struct lpuart_port, port);
  863. if (sport->dma_rx_chan)
  864. dmaengine_terminate_all(sport->dma_rx_chan);
  865. dma_unmap_sg(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  866. kfree(sport->rx_ring.buf);
  867. sport->rx_ring.tail = 0;
  868. sport->rx_ring.head = 0;
  869. sport->dma_rx_desc = NULL;
  870. sport->dma_rx_cookie = -EINVAL;
  871. }
  872. static int lpuart_config_rs485(struct uart_port *port,
  873. struct serial_rs485 *rs485)
  874. {
  875. struct lpuart_port *sport = container_of(port,
  876. struct lpuart_port, port);
  877. u8 modem = readb(sport->port.membase + UARTMODEM) &
  878. ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
  879. writeb(modem, sport->port.membase + UARTMODEM);
  880. /* clear unsupported configurations */
  881. rs485->delay_rts_before_send = 0;
  882. rs485->delay_rts_after_send = 0;
  883. rs485->flags &= ~SER_RS485_RX_DURING_TX;
  884. if (rs485->flags & SER_RS485_ENABLED) {
  885. /* Enable auto RS-485 RTS mode */
  886. modem |= UARTMODEM_TXRTSE;
  887. /*
  888. * RTS needs to be logic HIGH either during transer _or_ after
  889. * transfer, other variants are not supported by the hardware.
  890. */
  891. if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
  892. SER_RS485_RTS_AFTER_SEND)))
  893. rs485->flags |= SER_RS485_RTS_ON_SEND;
  894. if (rs485->flags & SER_RS485_RTS_ON_SEND &&
  895. rs485->flags & SER_RS485_RTS_AFTER_SEND)
  896. rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
  897. /*
  898. * The hardware defaults to RTS logic HIGH while transfer.
  899. * Switch polarity in case RTS shall be logic HIGH
  900. * after transfer.
  901. * Note: UART is assumed to be active high.
  902. */
  903. if (rs485->flags & SER_RS485_RTS_ON_SEND)
  904. modem &= ~UARTMODEM_TXRTSPOL;
  905. else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
  906. modem |= UARTMODEM_TXRTSPOL;
  907. }
  908. /* Store the new configuration */
  909. sport->port.rs485 = *rs485;
  910. writeb(modem, sport->port.membase + UARTMODEM);
  911. return 0;
  912. }
  913. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  914. {
  915. unsigned int temp = 0;
  916. unsigned char reg;
  917. reg = readb(port->membase + UARTMODEM);
  918. if (reg & UARTMODEM_TXCTSE)
  919. temp |= TIOCM_CTS;
  920. if (reg & UARTMODEM_RXRTSE)
  921. temp |= TIOCM_RTS;
  922. return temp;
  923. }
  924. static unsigned int lpuart32_get_mctrl(struct uart_port *port)
  925. {
  926. unsigned int temp = 0;
  927. unsigned long reg;
  928. reg = lpuart32_read(port, UARTMODIR);
  929. if (reg & UARTMODIR_TXCTSE)
  930. temp |= TIOCM_CTS;
  931. if (reg & UARTMODIR_RXRTSE)
  932. temp |= TIOCM_RTS;
  933. return temp;
  934. }
  935. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  936. {
  937. unsigned char temp;
  938. struct lpuart_port *sport = container_of(port,
  939. struct lpuart_port, port);
  940. /* Make sure RXRTSE bit is not set when RS485 is enabled */
  941. if (!(sport->port.rs485.flags & SER_RS485_ENABLED)) {
  942. temp = readb(sport->port.membase + UARTMODEM) &
  943. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  944. if (mctrl & TIOCM_RTS)
  945. temp |= UARTMODEM_RXRTSE;
  946. if (mctrl & TIOCM_CTS)
  947. temp |= UARTMODEM_TXCTSE;
  948. writeb(temp, port->membase + UARTMODEM);
  949. }
  950. }
  951. static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
  952. {
  953. unsigned long temp;
  954. temp = lpuart32_read(port, UARTMODIR) &
  955. ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
  956. if (mctrl & TIOCM_RTS)
  957. temp |= UARTMODIR_RXRTSE;
  958. if (mctrl & TIOCM_CTS)
  959. temp |= UARTMODIR_TXCTSE;
  960. lpuart32_write(port, temp, UARTMODIR);
  961. }
  962. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  963. {
  964. unsigned char temp;
  965. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  966. if (break_state != 0)
  967. temp |= UARTCR2_SBK;
  968. writeb(temp, port->membase + UARTCR2);
  969. }
  970. static void lpuart32_break_ctl(struct uart_port *port, int break_state)
  971. {
  972. unsigned long temp;
  973. temp = lpuart32_read(port, UARTCTRL) & ~UARTCTRL_SBK;
  974. if (break_state != 0)
  975. temp |= UARTCTRL_SBK;
  976. lpuart32_write(port, temp, UARTCTRL);
  977. }
  978. static void lpuart_setup_watermark(struct lpuart_port *sport)
  979. {
  980. unsigned char val, cr2;
  981. unsigned char cr2_saved;
  982. cr2 = readb(sport->port.membase + UARTCR2);
  983. cr2_saved = cr2;
  984. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  985. UARTCR2_RIE | UARTCR2_RE);
  986. writeb(cr2, sport->port.membase + UARTCR2);
  987. val = readb(sport->port.membase + UARTPFIFO);
  988. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  989. sport->port.membase + UARTPFIFO);
  990. /* flush Tx and Rx FIFO */
  991. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  992. sport->port.membase + UARTCFIFO);
  993. /* explicitly clear RDRF */
  994. if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
  995. readb(sport->port.membase + UARTDR);
  996. writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
  997. }
  998. writeb(0, sport->port.membase + UARTTWFIFO);
  999. writeb(1, sport->port.membase + UARTRWFIFO);
  1000. /* Restore cr2 */
  1001. writeb(cr2_saved, sport->port.membase + UARTCR2);
  1002. }
  1003. static void lpuart32_setup_watermark(struct lpuart_port *sport)
  1004. {
  1005. unsigned long val, ctrl;
  1006. unsigned long ctrl_saved;
  1007. ctrl = lpuart32_read(&sport->port, UARTCTRL);
  1008. ctrl_saved = ctrl;
  1009. ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
  1010. UARTCTRL_RIE | UARTCTRL_RE);
  1011. lpuart32_write(&sport->port, ctrl, UARTCTRL);
  1012. /* enable FIFO mode */
  1013. val = lpuart32_read(&sport->port, UARTFIFO);
  1014. val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
  1015. val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
  1016. lpuart32_write(&sport->port, val, UARTFIFO);
  1017. /* set the watermark */
  1018. val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
  1019. lpuart32_write(&sport->port, val, UARTWATER);
  1020. /* Restore cr2 */
  1021. lpuart32_write(&sport->port, ctrl_saved, UARTCTRL);
  1022. }
  1023. static void rx_dma_timer_init(struct lpuart_port *sport)
  1024. {
  1025. timer_setup(&sport->lpuart_timer, lpuart_timer_func, 0);
  1026. sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
  1027. add_timer(&sport->lpuart_timer);
  1028. }
  1029. static int lpuart_startup(struct uart_port *port)
  1030. {
  1031. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1032. unsigned long flags;
  1033. unsigned char temp;
  1034. /* determine FIFO size and enable FIFO mode */
  1035. temp = readb(sport->port.membase + UARTPFIFO);
  1036. sport->txfifo_size = 0x1 << (((temp >> UARTPFIFO_TXSIZE_OFF) &
  1037. UARTPFIFO_FIFOSIZE_MASK) + 1);
  1038. sport->port.fifosize = sport->txfifo_size;
  1039. sport->rxfifo_size = 0x1 << (((temp >> UARTPFIFO_RXSIZE_OFF) &
  1040. UARTPFIFO_FIFOSIZE_MASK) + 1);
  1041. spin_lock_irqsave(&sport->port.lock, flags);
  1042. lpuart_setup_watermark(sport);
  1043. temp = readb(sport->port.membase + UARTCR2);
  1044. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  1045. writeb(temp, sport->port.membase + UARTCR2);
  1046. if (sport->dma_rx_chan && !lpuart_start_rx_dma(sport)) {
  1047. /* set Rx DMA timeout */
  1048. sport->dma_rx_timeout = msecs_to_jiffies(DMA_RX_TIMEOUT);
  1049. if (!sport->dma_rx_timeout)
  1050. sport->dma_rx_timeout = 1;
  1051. sport->lpuart_dma_rx_use = true;
  1052. rx_dma_timer_init(sport);
  1053. } else {
  1054. sport->lpuart_dma_rx_use = false;
  1055. }
  1056. if (sport->dma_tx_chan && !lpuart_dma_tx_request(port)) {
  1057. init_waitqueue_head(&sport->dma_wait);
  1058. sport->lpuart_dma_tx_use = true;
  1059. temp = readb(port->membase + UARTCR5);
  1060. writeb(temp | UARTCR5_TDMAS, port->membase + UARTCR5);
  1061. } else {
  1062. sport->lpuart_dma_tx_use = false;
  1063. }
  1064. spin_unlock_irqrestore(&sport->port.lock, flags);
  1065. return 0;
  1066. }
  1067. static int lpuart32_startup(struct uart_port *port)
  1068. {
  1069. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1070. unsigned long flags;
  1071. unsigned long temp;
  1072. /* determine FIFO size */
  1073. temp = lpuart32_read(&sport->port, UARTFIFO);
  1074. sport->txfifo_size = 0x1 << (((temp >> UARTFIFO_TXSIZE_OFF) &
  1075. UARTFIFO_FIFOSIZE_MASK) - 1);
  1076. sport->rxfifo_size = 0x1 << (((temp >> UARTFIFO_RXSIZE_OFF) &
  1077. UARTFIFO_FIFOSIZE_MASK) - 1);
  1078. spin_lock_irqsave(&sport->port.lock, flags);
  1079. lpuart32_setup_watermark(sport);
  1080. temp = lpuart32_read(&sport->port, UARTCTRL);
  1081. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE | UARTCTRL_TE);
  1082. temp |= UARTCTRL_ILIE;
  1083. lpuart32_write(&sport->port, temp, UARTCTRL);
  1084. spin_unlock_irqrestore(&sport->port.lock, flags);
  1085. return 0;
  1086. }
  1087. static void lpuart_shutdown(struct uart_port *port)
  1088. {
  1089. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1090. unsigned char temp;
  1091. unsigned long flags;
  1092. spin_lock_irqsave(&port->lock, flags);
  1093. /* disable Rx/Tx and interrupts */
  1094. temp = readb(port->membase + UARTCR2);
  1095. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  1096. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1097. writeb(temp, port->membase + UARTCR2);
  1098. spin_unlock_irqrestore(&port->lock, flags);
  1099. if (sport->lpuart_dma_rx_use) {
  1100. del_timer_sync(&sport->lpuart_timer);
  1101. lpuart_dma_rx_free(&sport->port);
  1102. }
  1103. if (sport->lpuart_dma_tx_use) {
  1104. if (wait_event_interruptible(sport->dma_wait,
  1105. !sport->dma_tx_in_progress) != false) {
  1106. sport->dma_tx_in_progress = false;
  1107. dmaengine_terminate_all(sport->dma_tx_chan);
  1108. }
  1109. lpuart_stop_tx(port);
  1110. }
  1111. }
  1112. static void lpuart32_shutdown(struct uart_port *port)
  1113. {
  1114. unsigned long temp;
  1115. unsigned long flags;
  1116. spin_lock_irqsave(&port->lock, flags);
  1117. /* disable Rx/Tx and interrupts */
  1118. temp = lpuart32_read(port, UARTCTRL);
  1119. temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
  1120. UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1121. lpuart32_write(port, temp, UARTCTRL);
  1122. spin_unlock_irqrestore(&port->lock, flags);
  1123. }
  1124. static void
  1125. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  1126. struct ktermios *old)
  1127. {
  1128. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1129. unsigned long flags;
  1130. unsigned char cr1, old_cr1, old_cr2, cr3, cr4, bdh, modem;
  1131. unsigned int baud;
  1132. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1133. unsigned int sbr, brfa;
  1134. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  1135. old_cr2 = readb(sport->port.membase + UARTCR2);
  1136. cr3 = readb(sport->port.membase + UARTCR3);
  1137. cr4 = readb(sport->port.membase + UARTCR4);
  1138. bdh = readb(sport->port.membase + UARTBDH);
  1139. modem = readb(sport->port.membase + UARTMODEM);
  1140. /*
  1141. * only support CS8 and CS7, and for CS7 must enable PE.
  1142. * supported mode:
  1143. * - (7,e/o,1)
  1144. * - (8,n,1)
  1145. * - (8,m/s,1)
  1146. * - (8,e/o,1)
  1147. */
  1148. while ((termios->c_cflag & CSIZE) != CS8 &&
  1149. (termios->c_cflag & CSIZE) != CS7) {
  1150. termios->c_cflag &= ~CSIZE;
  1151. termios->c_cflag |= old_csize;
  1152. old_csize = CS8;
  1153. }
  1154. if ((termios->c_cflag & CSIZE) == CS8 ||
  1155. (termios->c_cflag & CSIZE) == CS7)
  1156. cr1 = old_cr1 & ~UARTCR1_M;
  1157. if (termios->c_cflag & CMSPAR) {
  1158. if ((termios->c_cflag & CSIZE) != CS8) {
  1159. termios->c_cflag &= ~CSIZE;
  1160. termios->c_cflag |= CS8;
  1161. }
  1162. cr1 |= UARTCR1_M;
  1163. }
  1164. /*
  1165. * When auto RS-485 RTS mode is enabled,
  1166. * hardware flow control need to be disabled.
  1167. */
  1168. if (sport->port.rs485.flags & SER_RS485_ENABLED)
  1169. termios->c_cflag &= ~CRTSCTS;
  1170. if (termios->c_cflag & CRTSCTS) {
  1171. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1172. } else {
  1173. termios->c_cflag &= ~CRTSCTS;
  1174. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1175. }
  1176. if (termios->c_cflag & CSTOPB)
  1177. termios->c_cflag &= ~CSTOPB;
  1178. /* parity must be enabled when CS7 to match 8-bits format */
  1179. if ((termios->c_cflag & CSIZE) == CS7)
  1180. termios->c_cflag |= PARENB;
  1181. if ((termios->c_cflag & PARENB)) {
  1182. if (termios->c_cflag & CMSPAR) {
  1183. cr1 &= ~UARTCR1_PE;
  1184. if (termios->c_cflag & PARODD)
  1185. cr3 |= UARTCR3_T8;
  1186. else
  1187. cr3 &= ~UARTCR3_T8;
  1188. } else {
  1189. cr1 |= UARTCR1_PE;
  1190. if ((termios->c_cflag & CSIZE) == CS8)
  1191. cr1 |= UARTCR1_M;
  1192. if (termios->c_cflag & PARODD)
  1193. cr1 |= UARTCR1_PT;
  1194. else
  1195. cr1 &= ~UARTCR1_PT;
  1196. }
  1197. } else {
  1198. cr1 &= ~UARTCR1_PE;
  1199. }
  1200. /* ask the core to calculate the divisor */
  1201. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1202. /*
  1203. * Need to update the Ring buffer length according to the selected
  1204. * baud rate and restart Rx DMA path.
  1205. *
  1206. * Since timer function acqures sport->port.lock, need to stop before
  1207. * acquring same lock because otherwise del_timer_sync() can deadlock.
  1208. */
  1209. if (old && sport->lpuart_dma_rx_use) {
  1210. del_timer_sync(&sport->lpuart_timer);
  1211. lpuart_dma_rx_free(&sport->port);
  1212. }
  1213. spin_lock_irqsave(&sport->port.lock, flags);
  1214. sport->port.read_status_mask = 0;
  1215. if (termios->c_iflag & INPCK)
  1216. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  1217. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1218. sport->port.read_status_mask |= UARTSR1_FE;
  1219. /* characters to ignore */
  1220. sport->port.ignore_status_mask = 0;
  1221. if (termios->c_iflag & IGNPAR)
  1222. sport->port.ignore_status_mask |= UARTSR1_PE;
  1223. if (termios->c_iflag & IGNBRK) {
  1224. sport->port.ignore_status_mask |= UARTSR1_FE;
  1225. /*
  1226. * if we're ignoring parity and break indicators,
  1227. * ignore overruns too (for real raw support).
  1228. */
  1229. if (termios->c_iflag & IGNPAR)
  1230. sport->port.ignore_status_mask |= UARTSR1_OR;
  1231. }
  1232. /* update the per-port timeout */
  1233. uart_update_timeout(port, termios->c_cflag, baud);
  1234. /* wait transmit engin complete */
  1235. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1236. barrier();
  1237. /* disable transmit and receive */
  1238. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  1239. sport->port.membase + UARTCR2);
  1240. sbr = sport->port.uartclk / (16 * baud);
  1241. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  1242. bdh &= ~UARTBDH_SBR_MASK;
  1243. bdh |= (sbr >> 8) & 0x1F;
  1244. cr4 &= ~UARTCR4_BRFA_MASK;
  1245. brfa &= UARTCR4_BRFA_MASK;
  1246. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  1247. writeb(bdh, sport->port.membase + UARTBDH);
  1248. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  1249. writeb(cr3, sport->port.membase + UARTCR3);
  1250. writeb(cr1, sport->port.membase + UARTCR1);
  1251. writeb(modem, sport->port.membase + UARTMODEM);
  1252. /* restore control register */
  1253. writeb(old_cr2, sport->port.membase + UARTCR2);
  1254. if (old && sport->lpuart_dma_rx_use) {
  1255. if (!lpuart_start_rx_dma(sport))
  1256. rx_dma_timer_init(sport);
  1257. else
  1258. sport->lpuart_dma_rx_use = false;
  1259. }
  1260. spin_unlock_irqrestore(&sport->port.lock, flags);
  1261. }
  1262. static void
  1263. lpuart32_serial_setbrg(struct lpuart_port *sport, unsigned int baudrate)
  1264. {
  1265. u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
  1266. u32 clk = sport->port.uartclk;
  1267. /*
  1268. * The idea is to use the best OSR (over-sampling rate) possible.
  1269. * Note, OSR is typically hard-set to 16 in other LPUART instantiations.
  1270. * Loop to find the best OSR value possible, one that generates minimum
  1271. * baud_diff iterate through the rest of the supported values of OSR.
  1272. *
  1273. * Calculation Formula:
  1274. * Baud Rate = baud clock / ((OSR+1) × SBR)
  1275. */
  1276. baud_diff = baudrate;
  1277. osr = 0;
  1278. sbr = 0;
  1279. for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
  1280. /* calculate the temporary sbr value */
  1281. tmp_sbr = (clk / (baudrate * tmp_osr));
  1282. if (tmp_sbr == 0)
  1283. tmp_sbr = 1;
  1284. /*
  1285. * calculate the baud rate difference based on the temporary
  1286. * osr and sbr values
  1287. */
  1288. tmp_diff = clk / (tmp_osr * tmp_sbr) - baudrate;
  1289. /* select best values between sbr and sbr+1 */
  1290. tmp = clk / (tmp_osr * (tmp_sbr + 1));
  1291. if (tmp_diff > (baudrate - tmp)) {
  1292. tmp_diff = baudrate - tmp;
  1293. tmp_sbr++;
  1294. }
  1295. if (tmp_diff <= baud_diff) {
  1296. baud_diff = tmp_diff;
  1297. osr = tmp_osr;
  1298. sbr = tmp_sbr;
  1299. if (!baud_diff)
  1300. break;
  1301. }
  1302. }
  1303. /* handle buadrate outside acceptable rate */
  1304. if (baud_diff > ((baudrate / 100) * 3))
  1305. dev_warn(sport->port.dev,
  1306. "unacceptable baud rate difference of more than 3%%\n");
  1307. tmp = lpuart32_read(&sport->port, UARTBAUD);
  1308. if ((osr > 3) && (osr < 8))
  1309. tmp |= UARTBAUD_BOTHEDGE;
  1310. tmp &= ~(UARTBAUD_OSR_MASK << UARTBAUD_OSR_SHIFT);
  1311. tmp |= (((osr-1) & UARTBAUD_OSR_MASK) << UARTBAUD_OSR_SHIFT);
  1312. tmp &= ~UARTBAUD_SBR_MASK;
  1313. tmp |= sbr & UARTBAUD_SBR_MASK;
  1314. tmp &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
  1315. lpuart32_write(&sport->port, tmp, UARTBAUD);
  1316. }
  1317. static void
  1318. lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
  1319. struct ktermios *old)
  1320. {
  1321. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1322. unsigned long flags;
  1323. unsigned long ctrl, old_ctrl, modem;
  1324. unsigned int baud;
  1325. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1326. ctrl = old_ctrl = lpuart32_read(&sport->port, UARTCTRL);
  1327. modem = lpuart32_read(&sport->port, UARTMODIR);
  1328. /*
  1329. * only support CS8 and CS7, and for CS7 must enable PE.
  1330. * supported mode:
  1331. * - (7,e/o,1)
  1332. * - (8,n,1)
  1333. * - (8,m/s,1)
  1334. * - (8,e/o,1)
  1335. */
  1336. while ((termios->c_cflag & CSIZE) != CS8 &&
  1337. (termios->c_cflag & CSIZE) != CS7) {
  1338. termios->c_cflag &= ~CSIZE;
  1339. termios->c_cflag |= old_csize;
  1340. old_csize = CS8;
  1341. }
  1342. if ((termios->c_cflag & CSIZE) == CS8 ||
  1343. (termios->c_cflag & CSIZE) == CS7)
  1344. ctrl = old_ctrl & ~UARTCTRL_M;
  1345. if (termios->c_cflag & CMSPAR) {
  1346. if ((termios->c_cflag & CSIZE) != CS8) {
  1347. termios->c_cflag &= ~CSIZE;
  1348. termios->c_cflag |= CS8;
  1349. }
  1350. ctrl |= UARTCTRL_M;
  1351. }
  1352. if (termios->c_cflag & CRTSCTS) {
  1353. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1354. } else {
  1355. termios->c_cflag &= ~CRTSCTS;
  1356. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1357. }
  1358. if (termios->c_cflag & CSTOPB)
  1359. termios->c_cflag &= ~CSTOPB;
  1360. /* parity must be enabled when CS7 to match 8-bits format */
  1361. if ((termios->c_cflag & CSIZE) == CS7)
  1362. termios->c_cflag |= PARENB;
  1363. if ((termios->c_cflag & PARENB)) {
  1364. if (termios->c_cflag & CMSPAR) {
  1365. ctrl &= ~UARTCTRL_PE;
  1366. ctrl |= UARTCTRL_M;
  1367. } else {
  1368. ctrl |= UARTCR1_PE;
  1369. if ((termios->c_cflag & CSIZE) == CS8)
  1370. ctrl |= UARTCTRL_M;
  1371. if (termios->c_cflag & PARODD)
  1372. ctrl |= UARTCTRL_PT;
  1373. else
  1374. ctrl &= ~UARTCTRL_PT;
  1375. }
  1376. } else {
  1377. ctrl &= ~UARTCTRL_PE;
  1378. }
  1379. /* ask the core to calculate the divisor */
  1380. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 4);
  1381. spin_lock_irqsave(&sport->port.lock, flags);
  1382. sport->port.read_status_mask = 0;
  1383. if (termios->c_iflag & INPCK)
  1384. sport->port.read_status_mask |= (UARTSTAT_FE | UARTSTAT_PE);
  1385. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1386. sport->port.read_status_mask |= UARTSTAT_FE;
  1387. /* characters to ignore */
  1388. sport->port.ignore_status_mask = 0;
  1389. if (termios->c_iflag & IGNPAR)
  1390. sport->port.ignore_status_mask |= UARTSTAT_PE;
  1391. if (termios->c_iflag & IGNBRK) {
  1392. sport->port.ignore_status_mask |= UARTSTAT_FE;
  1393. /*
  1394. * if we're ignoring parity and break indicators,
  1395. * ignore overruns too (for real raw support).
  1396. */
  1397. if (termios->c_iflag & IGNPAR)
  1398. sport->port.ignore_status_mask |= UARTSTAT_OR;
  1399. }
  1400. /* update the per-port timeout */
  1401. uart_update_timeout(port, termios->c_cflag, baud);
  1402. /* wait transmit engin complete */
  1403. while (!(lpuart32_read(&sport->port, UARTSTAT) & UARTSTAT_TC))
  1404. barrier();
  1405. /* disable transmit and receive */
  1406. lpuart32_write(&sport->port, old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
  1407. UARTCTRL);
  1408. lpuart32_serial_setbrg(sport, baud);
  1409. lpuart32_write(&sport->port, modem, UARTMODIR);
  1410. lpuart32_write(&sport->port, ctrl, UARTCTRL);
  1411. /* restore control register */
  1412. spin_unlock_irqrestore(&sport->port.lock, flags);
  1413. }
  1414. static const char *lpuart_type(struct uart_port *port)
  1415. {
  1416. return "FSL_LPUART";
  1417. }
  1418. static void lpuart_release_port(struct uart_port *port)
  1419. {
  1420. /* nothing to do */
  1421. }
  1422. static int lpuart_request_port(struct uart_port *port)
  1423. {
  1424. return 0;
  1425. }
  1426. /* configure/autoconfigure the port */
  1427. static void lpuart_config_port(struct uart_port *port, int flags)
  1428. {
  1429. if (flags & UART_CONFIG_TYPE)
  1430. port->type = PORT_LPUART;
  1431. }
  1432. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  1433. {
  1434. int ret = 0;
  1435. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  1436. ret = -EINVAL;
  1437. if (port->irq != ser->irq)
  1438. ret = -EINVAL;
  1439. if (ser->io_type != UPIO_MEM)
  1440. ret = -EINVAL;
  1441. if (port->uartclk / 16 != ser->baud_base)
  1442. ret = -EINVAL;
  1443. if (port->iobase != ser->port)
  1444. ret = -EINVAL;
  1445. if (ser->hub6 != 0)
  1446. ret = -EINVAL;
  1447. return ret;
  1448. }
  1449. static const struct uart_ops lpuart_pops = {
  1450. .tx_empty = lpuart_tx_empty,
  1451. .set_mctrl = lpuart_set_mctrl,
  1452. .get_mctrl = lpuart_get_mctrl,
  1453. .stop_tx = lpuart_stop_tx,
  1454. .start_tx = lpuart_start_tx,
  1455. .stop_rx = lpuart_stop_rx,
  1456. .break_ctl = lpuart_break_ctl,
  1457. .startup = lpuart_startup,
  1458. .shutdown = lpuart_shutdown,
  1459. .set_termios = lpuart_set_termios,
  1460. .type = lpuart_type,
  1461. .request_port = lpuart_request_port,
  1462. .release_port = lpuart_release_port,
  1463. .config_port = lpuart_config_port,
  1464. .verify_port = lpuart_verify_port,
  1465. .flush_buffer = lpuart_flush_buffer,
  1466. #if defined(CONFIG_CONSOLE_POLL)
  1467. .poll_init = lpuart_poll_init,
  1468. .poll_get_char = lpuart_poll_get_char,
  1469. .poll_put_char = lpuart_poll_put_char,
  1470. #endif
  1471. };
  1472. static const struct uart_ops lpuart32_pops = {
  1473. .tx_empty = lpuart32_tx_empty,
  1474. .set_mctrl = lpuart32_set_mctrl,
  1475. .get_mctrl = lpuart32_get_mctrl,
  1476. .stop_tx = lpuart32_stop_tx,
  1477. .start_tx = lpuart32_start_tx,
  1478. .stop_rx = lpuart32_stop_rx,
  1479. .break_ctl = lpuart32_break_ctl,
  1480. .startup = lpuart32_startup,
  1481. .shutdown = lpuart32_shutdown,
  1482. .set_termios = lpuart32_set_termios,
  1483. .type = lpuart_type,
  1484. .request_port = lpuart_request_port,
  1485. .release_port = lpuart_release_port,
  1486. .config_port = lpuart_config_port,
  1487. .verify_port = lpuart_verify_port,
  1488. .flush_buffer = lpuart_flush_buffer,
  1489. #if defined(CONFIG_CONSOLE_POLL)
  1490. .poll_init = lpuart32_poll_init,
  1491. .poll_get_char = lpuart32_poll_get_char,
  1492. .poll_put_char = lpuart32_poll_put_char,
  1493. #endif
  1494. };
  1495. static struct lpuart_port *lpuart_ports[UART_NR];
  1496. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  1497. static void lpuart_console_putchar(struct uart_port *port, int ch)
  1498. {
  1499. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  1500. barrier();
  1501. writeb(ch, port->membase + UARTDR);
  1502. }
  1503. static void lpuart32_console_putchar(struct uart_port *port, int ch)
  1504. {
  1505. while (!(lpuart32_read(port, UARTSTAT) & UARTSTAT_TDRE))
  1506. barrier();
  1507. lpuart32_write(port, ch, UARTDATA);
  1508. }
  1509. static void
  1510. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  1511. {
  1512. struct lpuart_port *sport = lpuart_ports[co->index];
  1513. unsigned char old_cr2, cr2;
  1514. unsigned long flags;
  1515. int locked = 1;
  1516. if (sport->port.sysrq || oops_in_progress)
  1517. locked = spin_trylock_irqsave(&sport->port.lock, flags);
  1518. else
  1519. spin_lock_irqsave(&sport->port.lock, flags);
  1520. /* first save CR2 and then disable interrupts */
  1521. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  1522. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  1523. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1524. writeb(cr2, sport->port.membase + UARTCR2);
  1525. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  1526. /* wait for transmitter finish complete and restore CR2 */
  1527. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1528. barrier();
  1529. writeb(old_cr2, sport->port.membase + UARTCR2);
  1530. if (locked)
  1531. spin_unlock_irqrestore(&sport->port.lock, flags);
  1532. }
  1533. static void
  1534. lpuart32_console_write(struct console *co, const char *s, unsigned int count)
  1535. {
  1536. struct lpuart_port *sport = lpuart_ports[co->index];
  1537. unsigned long old_cr, cr;
  1538. unsigned long flags;
  1539. int locked = 1;
  1540. if (sport->port.sysrq || oops_in_progress)
  1541. locked = spin_trylock_irqsave(&sport->port.lock, flags);
  1542. else
  1543. spin_lock_irqsave(&sport->port.lock, flags);
  1544. /* first save CR2 and then disable interrupts */
  1545. cr = old_cr = lpuart32_read(&sport->port, UARTCTRL);
  1546. cr |= (UARTCTRL_TE | UARTCTRL_RE);
  1547. cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1548. lpuart32_write(&sport->port, cr, UARTCTRL);
  1549. uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
  1550. /* wait for transmitter finish complete and restore CR2 */
  1551. while (!(lpuart32_read(&sport->port, UARTSTAT) & UARTSTAT_TC))
  1552. barrier();
  1553. lpuart32_write(&sport->port, old_cr, UARTCTRL);
  1554. if (locked)
  1555. spin_unlock_irqrestore(&sport->port.lock, flags);
  1556. }
  1557. /*
  1558. * if the port was already initialised (eg, by a boot loader),
  1559. * try to determine the current setup.
  1560. */
  1561. static void __init
  1562. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  1563. int *parity, int *bits)
  1564. {
  1565. unsigned char cr, bdh, bdl, brfa;
  1566. unsigned int sbr, uartclk, baud_raw;
  1567. cr = readb(sport->port.membase + UARTCR2);
  1568. cr &= UARTCR2_TE | UARTCR2_RE;
  1569. if (!cr)
  1570. return;
  1571. /* ok, the port was enabled */
  1572. cr = readb(sport->port.membase + UARTCR1);
  1573. *parity = 'n';
  1574. if (cr & UARTCR1_PE) {
  1575. if (cr & UARTCR1_PT)
  1576. *parity = 'o';
  1577. else
  1578. *parity = 'e';
  1579. }
  1580. if (cr & UARTCR1_M)
  1581. *bits = 9;
  1582. else
  1583. *bits = 8;
  1584. bdh = readb(sport->port.membase + UARTBDH);
  1585. bdh &= UARTBDH_SBR_MASK;
  1586. bdl = readb(sport->port.membase + UARTBDL);
  1587. sbr = bdh;
  1588. sbr <<= 8;
  1589. sbr |= bdl;
  1590. brfa = readb(sport->port.membase + UARTCR4);
  1591. brfa &= UARTCR4_BRFA_MASK;
  1592. uartclk = clk_get_rate(sport->clk);
  1593. /*
  1594. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1595. */
  1596. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  1597. if (*baud != baud_raw)
  1598. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1599. "from %d to %d\n", baud_raw, *baud);
  1600. }
  1601. static void __init
  1602. lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
  1603. int *parity, int *bits)
  1604. {
  1605. unsigned long cr, bd;
  1606. unsigned int sbr, uartclk, baud_raw;
  1607. cr = lpuart32_read(&sport->port, UARTCTRL);
  1608. cr &= UARTCTRL_TE | UARTCTRL_RE;
  1609. if (!cr)
  1610. return;
  1611. /* ok, the port was enabled */
  1612. cr = lpuart32_read(&sport->port, UARTCTRL);
  1613. *parity = 'n';
  1614. if (cr & UARTCTRL_PE) {
  1615. if (cr & UARTCTRL_PT)
  1616. *parity = 'o';
  1617. else
  1618. *parity = 'e';
  1619. }
  1620. if (cr & UARTCTRL_M)
  1621. *bits = 9;
  1622. else
  1623. *bits = 8;
  1624. bd = lpuart32_read(&sport->port, UARTBAUD);
  1625. bd &= UARTBAUD_SBR_MASK;
  1626. sbr = bd;
  1627. uartclk = clk_get_rate(sport->clk);
  1628. /*
  1629. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1630. */
  1631. baud_raw = uartclk / (16 * sbr);
  1632. if (*baud != baud_raw)
  1633. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1634. "from %d to %d\n", baud_raw, *baud);
  1635. }
  1636. static int __init lpuart_console_setup(struct console *co, char *options)
  1637. {
  1638. struct lpuart_port *sport;
  1639. int baud = 115200;
  1640. int bits = 8;
  1641. int parity = 'n';
  1642. int flow = 'n';
  1643. /*
  1644. * check whether an invalid uart number has been specified, and
  1645. * if so, search for the first available port that does have
  1646. * console support.
  1647. */
  1648. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  1649. co->index = 0;
  1650. sport = lpuart_ports[co->index];
  1651. if (sport == NULL)
  1652. return -ENODEV;
  1653. if (options)
  1654. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1655. else
  1656. if (lpuart_is_32(sport))
  1657. lpuart32_console_get_options(sport, &baud, &parity, &bits);
  1658. else
  1659. lpuart_console_get_options(sport, &baud, &parity, &bits);
  1660. if (lpuart_is_32(sport))
  1661. lpuart32_setup_watermark(sport);
  1662. else
  1663. lpuart_setup_watermark(sport);
  1664. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  1665. }
  1666. static struct uart_driver lpuart_reg;
  1667. static struct console lpuart_console = {
  1668. .name = DEV_NAME,
  1669. .write = lpuart_console_write,
  1670. .device = uart_console_device,
  1671. .setup = lpuart_console_setup,
  1672. .flags = CON_PRINTBUFFER,
  1673. .index = -1,
  1674. .data = &lpuart_reg,
  1675. };
  1676. static struct console lpuart32_console = {
  1677. .name = DEV_NAME,
  1678. .write = lpuart32_console_write,
  1679. .device = uart_console_device,
  1680. .setup = lpuart_console_setup,
  1681. .flags = CON_PRINTBUFFER,
  1682. .index = -1,
  1683. .data = &lpuart_reg,
  1684. };
  1685. static void lpuart_early_write(struct console *con, const char *s, unsigned n)
  1686. {
  1687. struct earlycon_device *dev = con->data;
  1688. uart_console_write(&dev->port, s, n, lpuart_console_putchar);
  1689. }
  1690. static void lpuart32_early_write(struct console *con, const char *s, unsigned n)
  1691. {
  1692. struct earlycon_device *dev = con->data;
  1693. uart_console_write(&dev->port, s, n, lpuart32_console_putchar);
  1694. }
  1695. static int __init lpuart_early_console_setup(struct earlycon_device *device,
  1696. const char *opt)
  1697. {
  1698. if (!device->port.membase)
  1699. return -ENODEV;
  1700. device->con->write = lpuart_early_write;
  1701. return 0;
  1702. }
  1703. static int __init lpuart32_early_console_setup(struct earlycon_device *device,
  1704. const char *opt)
  1705. {
  1706. if (!device->port.membase)
  1707. return -ENODEV;
  1708. device->port.iotype = UPIO_MEM32BE;
  1709. device->con->write = lpuart32_early_write;
  1710. return 0;
  1711. }
  1712. static int __init lpuart32_imx_early_console_setup(struct earlycon_device *device,
  1713. const char *opt)
  1714. {
  1715. if (!device->port.membase)
  1716. return -ENODEV;
  1717. device->port.iotype = UPIO_MEM32;
  1718. device->port.membase += IMX_REG_OFF;
  1719. device->con->write = lpuart32_early_write;
  1720. return 0;
  1721. }
  1722. OF_EARLYCON_DECLARE(lpuart, "fsl,vf610-lpuart", lpuart_early_console_setup);
  1723. OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1021a-lpuart", lpuart32_early_console_setup);
  1724. OF_EARLYCON_DECLARE(lpuart32, "fsl,imx7ulp-lpuart", lpuart32_imx_early_console_setup);
  1725. EARLYCON_DECLARE(lpuart, lpuart_early_console_setup);
  1726. EARLYCON_DECLARE(lpuart32, lpuart32_early_console_setup);
  1727. #define LPUART_CONSOLE (&lpuart_console)
  1728. #define LPUART32_CONSOLE (&lpuart32_console)
  1729. #else
  1730. #define LPUART_CONSOLE NULL
  1731. #define LPUART32_CONSOLE NULL
  1732. #endif
  1733. static struct uart_driver lpuart_reg = {
  1734. .owner = THIS_MODULE,
  1735. .driver_name = DRIVER_NAME,
  1736. .dev_name = DEV_NAME,
  1737. .nr = ARRAY_SIZE(lpuart_ports),
  1738. .cons = LPUART_CONSOLE,
  1739. };
  1740. static int lpuart_probe(struct platform_device *pdev)
  1741. {
  1742. const struct of_device_id *of_id = of_match_device(lpuart_dt_ids,
  1743. &pdev->dev);
  1744. const struct lpuart_soc_data *sdata = of_id->data;
  1745. struct device_node *np = pdev->dev.of_node;
  1746. struct lpuart_port *sport;
  1747. struct resource *res;
  1748. int ret;
  1749. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  1750. if (!sport)
  1751. return -ENOMEM;
  1752. pdev->dev.coherent_dma_mask = 0;
  1753. ret = of_alias_get_id(np, "serial");
  1754. if (ret < 0) {
  1755. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  1756. return ret;
  1757. }
  1758. if (ret >= ARRAY_SIZE(lpuart_ports)) {
  1759. dev_err(&pdev->dev, "serial%d out of range\n", ret);
  1760. return -EINVAL;
  1761. }
  1762. sport->port.line = ret;
  1763. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1764. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  1765. if (IS_ERR(sport->port.membase))
  1766. return PTR_ERR(sport->port.membase);
  1767. sport->port.membase += sdata->reg_off;
  1768. sport->port.mapbase = res->start;
  1769. sport->port.dev = &pdev->dev;
  1770. sport->port.type = PORT_LPUART;
  1771. ret = platform_get_irq(pdev, 0);
  1772. if (ret < 0) {
  1773. dev_err(&pdev->dev, "cannot obtain irq\n");
  1774. return ret;
  1775. }
  1776. sport->port.irq = ret;
  1777. sport->port.iotype = sdata->iotype;
  1778. if (lpuart_is_32(sport))
  1779. sport->port.ops = &lpuart32_pops;
  1780. else
  1781. sport->port.ops = &lpuart_pops;
  1782. sport->port.flags = UPF_BOOT_AUTOCONF;
  1783. sport->port.rs485_config = lpuart_config_rs485;
  1784. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  1785. if (IS_ERR(sport->clk)) {
  1786. ret = PTR_ERR(sport->clk);
  1787. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  1788. return ret;
  1789. }
  1790. ret = clk_prepare_enable(sport->clk);
  1791. if (ret) {
  1792. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  1793. return ret;
  1794. }
  1795. sport->port.uartclk = clk_get_rate(sport->clk);
  1796. lpuart_ports[sport->port.line] = sport;
  1797. platform_set_drvdata(pdev, &sport->port);
  1798. if (lpuart_is_32(sport)) {
  1799. lpuart_reg.cons = LPUART32_CONSOLE;
  1800. ret = devm_request_irq(&pdev->dev, sport->port.irq, lpuart32_int, 0,
  1801. DRIVER_NAME, sport);
  1802. } else {
  1803. lpuart_reg.cons = LPUART_CONSOLE;
  1804. ret = devm_request_irq(&pdev->dev, sport->port.irq, lpuart_int, 0,
  1805. DRIVER_NAME, sport);
  1806. }
  1807. if (ret)
  1808. goto failed_irq_request;
  1809. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  1810. if (ret)
  1811. goto failed_attach_port;
  1812. uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);
  1813. if (sport->port.rs485.flags & SER_RS485_RX_DURING_TX)
  1814. dev_err(&pdev->dev, "driver doesn't support RX during TX\n");
  1815. if (sport->port.rs485.delay_rts_before_send ||
  1816. sport->port.rs485.delay_rts_after_send)
  1817. dev_err(&pdev->dev, "driver doesn't support RTS delays\n");
  1818. lpuart_config_rs485(&sport->port, &sport->port.rs485);
  1819. sport->dma_tx_chan = dma_request_slave_channel(sport->port.dev, "tx");
  1820. if (!sport->dma_tx_chan)
  1821. dev_info(sport->port.dev, "DMA tx channel request failed, "
  1822. "operating without tx DMA\n");
  1823. sport->dma_rx_chan = dma_request_slave_channel(sport->port.dev, "rx");
  1824. if (!sport->dma_rx_chan)
  1825. dev_info(sport->port.dev, "DMA rx channel request failed, "
  1826. "operating without rx DMA\n");
  1827. return 0;
  1828. failed_attach_port:
  1829. failed_irq_request:
  1830. clk_disable_unprepare(sport->clk);
  1831. return ret;
  1832. }
  1833. static int lpuart_remove(struct platform_device *pdev)
  1834. {
  1835. struct lpuart_port *sport = platform_get_drvdata(pdev);
  1836. uart_remove_one_port(&lpuart_reg, &sport->port);
  1837. clk_disable_unprepare(sport->clk);
  1838. if (sport->dma_tx_chan)
  1839. dma_release_channel(sport->dma_tx_chan);
  1840. if (sport->dma_rx_chan)
  1841. dma_release_channel(sport->dma_rx_chan);
  1842. return 0;
  1843. }
  1844. #ifdef CONFIG_PM_SLEEP
  1845. static int lpuart_suspend(struct device *dev)
  1846. {
  1847. struct lpuart_port *sport = dev_get_drvdata(dev);
  1848. unsigned long temp;
  1849. bool irq_wake;
  1850. if (lpuart_is_32(sport)) {
  1851. /* disable Rx/Tx and interrupts */
  1852. temp = lpuart32_read(&sport->port, UARTCTRL);
  1853. temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
  1854. lpuart32_write(&sport->port, temp, UARTCTRL);
  1855. } else {
  1856. /* disable Rx/Tx and interrupts */
  1857. temp = readb(sport->port.membase + UARTCR2);
  1858. temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
  1859. writeb(temp, sport->port.membase + UARTCR2);
  1860. }
  1861. uart_suspend_port(&lpuart_reg, &sport->port);
  1862. /* uart_suspend_port() might set wakeup flag */
  1863. irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
  1864. if (sport->lpuart_dma_rx_use) {
  1865. /*
  1866. * EDMA driver during suspend will forcefully release any
  1867. * non-idle DMA channels. If port wakeup is enabled or if port
  1868. * is console port or 'no_console_suspend' is set the Rx DMA
  1869. * cannot resume as as expected, hence gracefully release the
  1870. * Rx DMA path before suspend and start Rx DMA path on resume.
  1871. */
  1872. if (irq_wake) {
  1873. del_timer_sync(&sport->lpuart_timer);
  1874. lpuart_dma_rx_free(&sport->port);
  1875. }
  1876. /* Disable Rx DMA to use UART port as wakeup source */
  1877. writeb(readb(sport->port.membase + UARTCR5) & ~UARTCR5_RDMAS,
  1878. sport->port.membase + UARTCR5);
  1879. }
  1880. if (sport->lpuart_dma_tx_use) {
  1881. sport->dma_tx_in_progress = false;
  1882. dmaengine_terminate_all(sport->dma_tx_chan);
  1883. }
  1884. if (sport->port.suspended && !irq_wake)
  1885. clk_disable_unprepare(sport->clk);
  1886. return 0;
  1887. }
  1888. static int lpuart_resume(struct device *dev)
  1889. {
  1890. struct lpuart_port *sport = dev_get_drvdata(dev);
  1891. bool irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
  1892. unsigned long temp;
  1893. if (sport->port.suspended && !irq_wake)
  1894. clk_prepare_enable(sport->clk);
  1895. if (lpuart_is_32(sport)) {
  1896. lpuart32_setup_watermark(sport);
  1897. temp = lpuart32_read(&sport->port, UARTCTRL);
  1898. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE |
  1899. UARTCTRL_TE | UARTCTRL_ILIE);
  1900. lpuart32_write(&sport->port, temp, UARTCTRL);
  1901. } else {
  1902. lpuart_setup_watermark(sport);
  1903. temp = readb(sport->port.membase + UARTCR2);
  1904. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  1905. writeb(temp, sport->port.membase + UARTCR2);
  1906. }
  1907. if (sport->lpuart_dma_rx_use) {
  1908. if (irq_wake) {
  1909. if (!lpuart_start_rx_dma(sport))
  1910. rx_dma_timer_init(sport);
  1911. else
  1912. sport->lpuart_dma_rx_use = false;
  1913. }
  1914. }
  1915. if (sport->dma_tx_chan && !lpuart_dma_tx_request(&sport->port)) {
  1916. init_waitqueue_head(&sport->dma_wait);
  1917. sport->lpuart_dma_tx_use = true;
  1918. writeb(readb(sport->port.membase + UARTCR5) |
  1919. UARTCR5_TDMAS, sport->port.membase + UARTCR5);
  1920. } else {
  1921. sport->lpuart_dma_tx_use = false;
  1922. }
  1923. uart_resume_port(&lpuart_reg, &sport->port);
  1924. return 0;
  1925. }
  1926. #endif
  1927. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  1928. static struct platform_driver lpuart_driver = {
  1929. .probe = lpuart_probe,
  1930. .remove = lpuart_remove,
  1931. .driver = {
  1932. .name = "fsl-lpuart",
  1933. .of_match_table = lpuart_dt_ids,
  1934. .pm = &lpuart_pm_ops,
  1935. },
  1936. };
  1937. static int __init lpuart_serial_init(void)
  1938. {
  1939. int ret = uart_register_driver(&lpuart_reg);
  1940. if (ret)
  1941. return ret;
  1942. ret = platform_driver_register(&lpuart_driver);
  1943. if (ret)
  1944. uart_unregister_driver(&lpuart_reg);
  1945. return ret;
  1946. }
  1947. static void __exit lpuart_serial_exit(void)
  1948. {
  1949. platform_driver_unregister(&lpuart_driver);
  1950. uart_unregister_driver(&lpuart_reg);
  1951. }
  1952. module_init(lpuart_serial_init);
  1953. module_exit(lpuart_serial_exit);
  1954. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  1955. MODULE_LICENSE("GPL v2");