cpu.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <asm/addrspace.h>
  8. #include <asm/types.h>
  9. #include <mach/ath79.h>
  10. #include <mach/ar71xx_regs.h>
  11. struct ath79_soc_desc {
  12. const enum ath79_soc_type soc;
  13. const char *chip;
  14. const int major;
  15. const int minor;
  16. };
  17. static const struct ath79_soc_desc desc[] = {
  18. {ATH79_SOC_AR7130, "7130",
  19. REV_ID_MAJOR_AR71XX, AR71XX_REV_ID_MINOR_AR7130},
  20. {ATH79_SOC_AR7141, "7141",
  21. REV_ID_MAJOR_AR71XX, AR71XX_REV_ID_MINOR_AR7141},
  22. {ATH79_SOC_AR7161, "7161",
  23. REV_ID_MAJOR_AR71XX, AR71XX_REV_ID_MINOR_AR7161},
  24. {ATH79_SOC_AR7240, "7240", REV_ID_MAJOR_AR7240, 0},
  25. {ATH79_SOC_AR7241, "7241", REV_ID_MAJOR_AR7241, 0},
  26. {ATH79_SOC_AR7242, "7242", REV_ID_MAJOR_AR7242, 0},
  27. {ATH79_SOC_AR9130, "9130",
  28. REV_ID_MAJOR_AR913X, AR913X_REV_ID_MINOR_AR9130},
  29. {ATH79_SOC_AR9132, "9132",
  30. REV_ID_MAJOR_AR913X, AR913X_REV_ID_MINOR_AR9132},
  31. {ATH79_SOC_AR9330, "9330", REV_ID_MAJOR_AR9330, 0},
  32. {ATH79_SOC_AR9331, "9331", REV_ID_MAJOR_AR9331, 0},
  33. {ATH79_SOC_AR9341, "9341", REV_ID_MAJOR_AR9341, 0},
  34. {ATH79_SOC_AR9342, "9342", REV_ID_MAJOR_AR9342, 0},
  35. {ATH79_SOC_AR9344, "9344", REV_ID_MAJOR_AR9344, 0},
  36. {ATH79_SOC_QCA9533, "9533", REV_ID_MAJOR_QCA9533, 0},
  37. {ATH79_SOC_QCA9533, "9533",
  38. REV_ID_MAJOR_QCA9533_V2, 0},
  39. {ATH79_SOC_QCA9556, "9556", REV_ID_MAJOR_QCA9556, 0},
  40. {ATH79_SOC_QCA9558, "9558", REV_ID_MAJOR_QCA9558, 0},
  41. {ATH79_SOC_TP9343, "9343", REV_ID_MAJOR_TP9343, 0},
  42. {ATH79_SOC_QCA9561, "9561", REV_ID_MAJOR_QCA9561, 0},
  43. };
  44. int mach_cpu_init(void)
  45. {
  46. void __iomem *base;
  47. enum ath79_soc_type soc = ATH79_SOC_UNKNOWN;
  48. u32 id, major, minor = 0;
  49. u32 rev = 0, ver = 1;
  50. int i;
  51. base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  52. MAP_NOCACHE);
  53. id = readl(base + AR71XX_RESET_REG_REV_ID);
  54. major = id & REV_ID_MAJOR_MASK;
  55. switch (major) {
  56. case REV_ID_MAJOR_AR71XX:
  57. case REV_ID_MAJOR_AR913X:
  58. minor = id & AR71XX_REV_ID_MINOR_MASK;
  59. rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
  60. rev &= AR71XX_REV_ID_REVISION_MASK;
  61. break;
  62. case REV_ID_MAJOR_QCA9533_V2:
  63. ver = 2;
  64. /* drop through */
  65. case REV_ID_MAJOR_AR9341:
  66. case REV_ID_MAJOR_AR9342:
  67. case REV_ID_MAJOR_AR9344:
  68. case REV_ID_MAJOR_QCA9533:
  69. case REV_ID_MAJOR_QCA9556:
  70. case REV_ID_MAJOR_QCA9558:
  71. case REV_ID_MAJOR_TP9343:
  72. case REV_ID_MAJOR_QCA9561:
  73. rev = id & AR71XX_REV_ID_REVISION2_MASK;
  74. break;
  75. default:
  76. rev = id & AR71XX_REV_ID_REVISION_MASK;
  77. break;
  78. }
  79. for (i = 0; i < ARRAY_SIZE(desc); i++) {
  80. if ((desc[i].major == major) &&
  81. (desc[i].minor == minor)) {
  82. soc = desc[i].soc;
  83. break;
  84. }
  85. }
  86. gd->arch.id = id;
  87. gd->arch.soc = soc;
  88. gd->arch.rev = rev;
  89. gd->arch.ver = ver;
  90. return 0;
  91. }
  92. int print_cpuinfo(void)
  93. {
  94. enum ath79_soc_type soc = ATH79_SOC_UNKNOWN;
  95. const char *chip = "????";
  96. u32 id, rev, ver;
  97. int i;
  98. for (i = 0; i < ARRAY_SIZE(desc); i++) {
  99. if (desc[i].soc == gd->arch.soc) {
  100. chip = desc[i].chip;
  101. soc = desc[i].soc;
  102. break;
  103. }
  104. }
  105. id = gd->arch.id;
  106. rev = gd->arch.rev;
  107. ver = gd->arch.ver;
  108. switch (soc) {
  109. case ATH79_SOC_QCA9533:
  110. case ATH79_SOC_QCA9556:
  111. case ATH79_SOC_QCA9558:
  112. case ATH79_SOC_QCA9561:
  113. printf("Qualcomm Atheros QCA%s ver %u rev %u\n", chip,
  114. ver, rev);
  115. break;
  116. case ATH79_SOC_TP9343:
  117. printf("Qualcomm Atheros TP%s rev %u\n", chip, rev);
  118. break;
  119. case ATH79_SOC_UNKNOWN:
  120. printf("ATH79: unknown SoC, id:0x%08x", id);
  121. break;
  122. default:
  123. printf("Atheros AR%s rev %u\n", chip, rev);
  124. }
  125. return 0;
  126. }