msg_port.c 2.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <asm/arch/device.h>
  7. #include <asm/arch/msg_port.h>
  8. #include <asm/arch/quark.h>
  9. void msg_port_setup(int op, int port, int reg)
  10. {
  11. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_REG,
  12. (((op) << 24) | ((port) << 16) |
  13. (((reg) << 8) & 0xff00) | MSG_BYTE_ENABLE));
  14. }
  15. u32 msg_port_read(u8 port, u32 reg)
  16. {
  17. u32 value;
  18. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_EXT_REG,
  19. reg & 0xffffff00);
  20. msg_port_setup(MSG_OP_READ, port, reg);
  21. qrk_pci_read_config_dword(QUARK_HOST_BRIDGE, MSG_DATA_REG, &value);
  22. return value;
  23. }
  24. void msg_port_write(u8 port, u32 reg, u32 value)
  25. {
  26. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_DATA_REG, value);
  27. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_EXT_REG,
  28. reg & 0xffffff00);
  29. msg_port_setup(MSG_OP_WRITE, port, reg);
  30. }
  31. u32 msg_port_alt_read(u8 port, u32 reg)
  32. {
  33. u32 value;
  34. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_EXT_REG,
  35. reg & 0xffffff00);
  36. msg_port_setup(MSG_OP_ALT_READ, port, reg);
  37. qrk_pci_read_config_dword(QUARK_HOST_BRIDGE, MSG_DATA_REG, &value);
  38. return value;
  39. }
  40. void msg_port_alt_write(u8 port, u32 reg, u32 value)
  41. {
  42. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_DATA_REG, value);
  43. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_EXT_REG,
  44. reg & 0xffffff00);
  45. msg_port_setup(MSG_OP_ALT_WRITE, port, reg);
  46. }
  47. u32 msg_port_io_read(u8 port, u32 reg)
  48. {
  49. u32 value;
  50. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_EXT_REG,
  51. reg & 0xffffff00);
  52. msg_port_setup(MSG_OP_IO_READ, port, reg);
  53. qrk_pci_read_config_dword(QUARK_HOST_BRIDGE, MSG_DATA_REG, &value);
  54. return value;
  55. }
  56. void msg_port_io_write(u8 port, u32 reg, u32 value)
  57. {
  58. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_DATA_REG, value);
  59. qrk_pci_write_config_dword(QUARK_HOST_BRIDGE, MSG_CTRL_EXT_REG,
  60. reg & 0xffffff00);
  61. msg_port_setup(MSG_OP_IO_WRITE, port, reg);
  62. }